1d1712369SKumar Gala /*
23dbd5d7dSKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc.
3d1712369SKumar Gala *
45b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
5d1712369SKumar Gala */
6d1712369SKumar Gala
7d1712369SKumar Gala #include <common.h>
8d1712369SKumar Gala #include <i2c.h>
928a96671SYork Sun #include <hwconfig.h>
1028a96671SYork Sun #include <asm/mmu.h>
115614e71bSYork Sun #include <fsl_ddr_sdram.h>
125614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
1328a96671SYork Sun #include <asm/fsl_law.h>
1428a96671SYork Sun
1528a96671SYork Sun DECLARE_GLOBAL_DATA_PTR;
1628a96671SYork Sun
1728a96671SYork Sun
1828a96671SYork Sun /*
1928a96671SYork Sun * Fixed sdram init -- doesn't use serial presence detect.
2028a96671SYork Sun */
2128a96671SYork Sun extern fixed_ddr_parm_t fixed_ddr_parm_0[];
2251370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
2328a96671SYork Sun extern fixed_ddr_parm_t fixed_ddr_parm_1[];
2428a96671SYork Sun #endif
2528a96671SYork Sun
fixed_sdram(void)2628a96671SYork Sun phys_size_t fixed_sdram(void)
2728a96671SYork Sun {
2828a96671SYork Sun int i;
2928a96671SYork Sun char buf[32];
3028a96671SYork Sun fsl_ddr_cfg_regs_t ddr_cfg_regs;
3128a96671SYork Sun phys_size_t ddr_size;
3228a96671SYork Sun unsigned int lawbar1_target_id;
335cfbc458SKumar Gala ulong ddr_freq, ddr_freq_mhz;
3428a96671SYork Sun
355cfbc458SKumar Gala ddr_freq = get_ddr_freq(0);
365cfbc458SKumar Gala ddr_freq_mhz = ddr_freq / 1000000;
375cfbc458SKumar Gala
3828a96671SYork Sun printf("Configuring DDR for %s MT/s data rate\n",
395cfbc458SKumar Gala strmhz(buf, ddr_freq));
4028a96671SYork Sun
4128a96671SYork Sun for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
425cfbc458SKumar Gala if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
435cfbc458SKumar Gala (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
4428a96671SYork Sun memcpy(&ddr_cfg_regs,
4528a96671SYork Sun fixed_ddr_parm_0[i].ddr_settings,
4628a96671SYork Sun sizeof(ddr_cfg_regs));
4728a96671SYork Sun break;
4828a96671SYork Sun }
4928a96671SYork Sun }
5028a96671SYork Sun
5128a96671SYork Sun if (fixed_ddr_parm_0[i].max_freq == 0)
5228a96671SYork Sun panic("Unsupported DDR data rate %s MT/s data rate\n",
535cfbc458SKumar Gala strmhz(buf, ddr_freq));
5428a96671SYork Sun
5528a96671SYork Sun ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
566b06d7dcSYork Sun ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
57c63e1370SYork Sun fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
5828a96671SYork Sun
5951370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
6028a96671SYork Sun memcpy(&ddr_cfg_regs,
6128a96671SYork Sun fixed_ddr_parm_1[i].ddr_settings,
6228a96671SYork Sun sizeof(ddr_cfg_regs));
636b06d7dcSYork Sun ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
64c63e1370SYork Sun fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1, 0);
6528a96671SYork Sun #endif
6628a96671SYork Sun
6728a96671SYork Sun /*
6828a96671SYork Sun * setup laws for DDR. If not interleaving, presuming half memory on
6928a96671SYork Sun * DDR1 and the other half on DDR2
7028a96671SYork Sun */
7128a96671SYork Sun if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
7228a96671SYork Sun if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
7328a96671SYork Sun ddr_size,
7428a96671SYork Sun LAW_TRGT_IF_DDR_INTRLV) < 0) {
7528a96671SYork Sun printf("ERROR setting Local Access Windows for DDR\n");
7628a96671SYork Sun return 0;
7728a96671SYork Sun }
7828a96671SYork Sun } else {
7951370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
8028a96671SYork Sun /* We require both controllers have identical DIMMs */
8128a96671SYork Sun lawbar1_target_id = LAW_TRGT_IF_DDR_1;
8228a96671SYork Sun if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
8328a96671SYork Sun ddr_size / 2,
8428a96671SYork Sun lawbar1_target_id) < 0) {
8528a96671SYork Sun printf("ERROR setting Local Access Windows for DDR\n");
8628a96671SYork Sun return 0;
8728a96671SYork Sun }
8828a96671SYork Sun lawbar1_target_id = LAW_TRGT_IF_DDR_2;
8928a96671SYork Sun if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
9028a96671SYork Sun ddr_size / 2,
9128a96671SYork Sun lawbar1_target_id) < 0) {
9228a96671SYork Sun printf("ERROR setting Local Access Windows for DDR\n");
9328a96671SYork Sun return 0;
9428a96671SYork Sun }
9528a96671SYork Sun #else
9628a96671SYork Sun lawbar1_target_id = LAW_TRGT_IF_DDR_1;
9728a96671SYork Sun if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
9828a96671SYork Sun ddr_size,
9928a96671SYork Sun lawbar1_target_id) < 0) {
10028a96671SYork Sun printf("ERROR setting Local Access Windows for DDR\n");
10128a96671SYork Sun return 0;
10228a96671SYork Sun }
10328a96671SYork Sun #endif
10428a96671SYork Sun }
10528a96671SYork Sun return ddr_size;
10628a96671SYork Sun }
107d1712369SKumar Gala
108712cf7abSYork Sun struct board_specific_parameters {
109d1712369SKumar Gala u32 n_ranks;
110712cf7abSYork Sun u32 datarate_mhz_high;
111d1712369SKumar Gala u32 clk_adjust;
1126b06d7dcSYork Sun u32 wrlvl_start;
113d1712369SKumar Gala u32 cpo;
114d1712369SKumar Gala u32 write_data_delay;
1150dd38a35SPriyanka Jain u32 force_2t;
1169ec8dec5SYork Sun };
1179ec8dec5SYork Sun
118712cf7abSYork Sun /*
119712cf7abSYork Sun * This table contains all valid speeds we want to override with board
120712cf7abSYork Sun * specific parameters. datarate_mhz_high values need to be in ascending order
121712cf7abSYork Sun * for each n_ranks group.
122712cf7abSYork Sun */
123712cf7abSYork Sun static const struct board_specific_parameters udimm0[] = {
1249ec8dec5SYork Sun /*
1259ec8dec5SYork Sun * memory controller 0
126712cf7abSYork Sun * num| hi| clk| wrlvl | cpo |wrdata|2T
127712cf7abSYork Sun * ranks| mhz|adjst| start | |delay |
1289ec8dec5SYork Sun */
129712cf7abSYork Sun {4, 850, 4, 6, 0xff, 2, 0},
130712cf7abSYork Sun {4, 950, 5, 7, 0xff, 2, 0},
131712cf7abSYork Sun {4, 1050, 5, 8, 0xff, 2, 0},
132712cf7abSYork Sun {4, 1250, 5, 10, 0xff, 2, 0},
133712cf7abSYork Sun {4, 1350, 5, 11, 0xff, 2, 0},
134712cf7abSYork Sun {4, 1666, 5, 12, 0xff, 2, 0},
135712cf7abSYork Sun {2, 850, 5, 6, 0xff, 2, 0},
136712cf7abSYork Sun {2, 1050, 5, 7, 0xff, 2, 0},
137712cf7abSYork Sun {2, 1250, 4, 6, 0xff, 2, 0},
138712cf7abSYork Sun {2, 1350, 5, 7, 0xff, 2, 0},
139712cf7abSYork Sun {2, 1666, 5, 8, 0xff, 2, 0},
140765ad3cfSYork Sun {1, 1250, 4, 6, 0xff, 2, 0},
141765ad3cfSYork Sun {1, 1335, 4, 7, 0xff, 2, 0},
142712cf7abSYork Sun {1, 1666, 4, 8, 0xff, 2, 0},
143712cf7abSYork Sun {}
144712cf7abSYork Sun };
1459ec8dec5SYork Sun
1469ec8dec5SYork Sun /*
147712cf7abSYork Sun * The two slots have slightly different timing. The center values are good
148712cf7abSYork Sun * for both slots. We use identical speed tables for them. In future use, if
149712cf7abSYork Sun * DIMMs have fewer center values that require two separated tables, copy the
150712cf7abSYork Sun * udimm0 table to udimm1 and make changes to clk_adjust and wrlvl_start.
1519ec8dec5SYork Sun */
152712cf7abSYork Sun static const struct board_specific_parameters *udimms[] = {
153712cf7abSYork Sun udimm0,
154712cf7abSYork Sun udimm0,
155712cf7abSYork Sun };
156712cf7abSYork Sun
157712cf7abSYork Sun static const struct board_specific_parameters rdimm0[] = {
158712cf7abSYork Sun /*
159712cf7abSYork Sun * memory controller 0
160712cf7abSYork Sun * num| hi| clk| wrlvl | cpo |wrdata|2T
161712cf7abSYork Sun * ranks| mhz|adjst| start | |delay |
162712cf7abSYork Sun */
163712cf7abSYork Sun {4, 850, 4, 6, 0xff, 2, 0},
164712cf7abSYork Sun {4, 950, 5, 7, 0xff, 2, 0},
165712cf7abSYork Sun {4, 1050, 5, 8, 0xff, 2, 0},
166712cf7abSYork Sun {4, 1250, 5, 10, 0xff, 2, 0},
167712cf7abSYork Sun {4, 1350, 5, 11, 0xff, 2, 0},
168712cf7abSYork Sun {4, 1666, 5, 12, 0xff, 2, 0},
169712cf7abSYork Sun {2, 850, 4, 6, 0xff, 2, 0},
170712cf7abSYork Sun {2, 1050, 4, 7, 0xff, 2, 0},
171712cf7abSYork Sun {2, 1666, 4, 8, 0xff, 2, 0},
172712cf7abSYork Sun {1, 850, 4, 5, 0xff, 2, 0},
173712cf7abSYork Sun {1, 950, 4, 7, 0xff, 2, 0},
174712cf7abSYork Sun {1, 1666, 4, 8, 0xff, 2, 0},
175712cf7abSYork Sun {}
176712cf7abSYork Sun };
177712cf7abSYork Sun
178712cf7abSYork Sun /*
179712cf7abSYork Sun * The two slots have slightly different timing. See comments above.
180712cf7abSYork Sun */
181712cf7abSYork Sun static const struct board_specific_parameters *rdimms[] = {
182712cf7abSYork Sun rdimm0,
183712cf7abSYork Sun rdimm0,
184d1712369SKumar Gala };
185d1712369SKumar Gala
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)186d1712369SKumar Gala void fsl_ddr_board_options(memctl_options_t *popts,
187d1712369SKumar Gala dimm_params_t *pdimm,
188d1712369SKumar Gala unsigned int ctrl_num)
189d1712369SKumar Gala {
190712cf7abSYork Sun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
191d1712369SKumar Gala ulong ddr_freq;
192d1712369SKumar Gala
193712cf7abSYork Sun if (ctrl_num > 1) {
194712cf7abSYork Sun printf("Wrong parameter for controller number %d", ctrl_num);
195712cf7abSYork Sun return;
1969ec8dec5SYork Sun }
197712cf7abSYork Sun if (!pdimm->n_ranks)
198712cf7abSYork Sun return;
199712cf7abSYork Sun
200712cf7abSYork Sun if (popts->registered_dimm_en)
201712cf7abSYork Sun pbsp = rdimms[ctrl_num];
202712cf7abSYork Sun else
203712cf7abSYork Sun pbsp = udimms[ctrl_num];
204712cf7abSYork Sun
205712cf7abSYork Sun
206d1712369SKumar Gala /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
207d1712369SKumar Gala * freqency and n_banks specified in board_specific_parameters table.
208d1712369SKumar Gala */
209d1712369SKumar Gala ddr_freq = get_ddr_freq(0) / 1000000;
210712cf7abSYork Sun while (pbsp->datarate_mhz_high) {
211712cf7abSYork Sun if (pbsp->n_ranks == pdimm->n_ranks) {
212712cf7abSYork Sun if (ddr_freq <= pbsp->datarate_mhz_high) {
2136b06d7dcSYork Sun popts->cpo_override = pbsp->cpo;
214712cf7abSYork Sun popts->write_data_delay =
215712cf7abSYork Sun pbsp->write_data_delay;
2166b06d7dcSYork Sun popts->clk_adjust = pbsp->clk_adjust;
2176b06d7dcSYork Sun popts->wrlvl_start = pbsp->wrlvl_start;
2180dd38a35SPriyanka Jain popts->twot_en = pbsp->force_2t;
219712cf7abSYork Sun goto found;
220712cf7abSYork Sun }
221712cf7abSYork Sun pbsp_highest = pbsp;
222d1712369SKumar Gala }
223d1712369SKumar Gala pbsp++;
224d1712369SKumar Gala }
225d1712369SKumar Gala
226712cf7abSYork Sun if (pbsp_highest) {
227712cf7abSYork Sun printf("Error: board specific timing not found "
228712cf7abSYork Sun "for data rate %lu MT/s!\n"
229712cf7abSYork Sun "Trying to use the highest speed (%u) parameters\n",
230712cf7abSYork Sun ddr_freq, pbsp_highest->datarate_mhz_high);
231712cf7abSYork Sun popts->cpo_override = pbsp_highest->cpo;
232712cf7abSYork Sun popts->write_data_delay = pbsp_highest->write_data_delay;
233712cf7abSYork Sun popts->clk_adjust = pbsp_highest->clk_adjust;
234712cf7abSYork Sun popts->wrlvl_start = pbsp_highest->wrlvl_start;
2350dd38a35SPriyanka Jain popts->twot_en = pbsp_highest->force_2t;
236712cf7abSYork Sun } else {
237712cf7abSYork Sun panic("DIMM is not supported by this board");
238939e5bf9SYork Sun }
239712cf7abSYork Sun found:
240d1712369SKumar Gala /*
241d1712369SKumar Gala * Factors to consider for half-strength driver enable:
242d1712369SKumar Gala * - number of DIMMs installed
243d1712369SKumar Gala */
244d1712369SKumar Gala popts->half_strength_driver_enable = 0;
245d1712369SKumar Gala /*
246d1712369SKumar Gala * Write leveling override
247d1712369SKumar Gala */
248d1712369SKumar Gala popts->wrlvl_override = 1;
2496b06d7dcSYork Sun popts->wrlvl_sample = 0xf;
2506b06d7dcSYork Sun
251d1712369SKumar Gala /*
252d1712369SKumar Gala * Rtt and Rtt_WR override
253d1712369SKumar Gala */
2546b06d7dcSYork Sun popts->rtt_override = 0;
255d1712369SKumar Gala
256d1712369SKumar Gala /* Enable ZQ calibration */
257d1712369SKumar Gala popts->zq_en = 1;
2586b06d7dcSYork Sun
2596b06d7dcSYork Sun /* DHC_EN =1, ODT = 60 Ohm */
2606b06d7dcSYork Sun popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
261d1712369SKumar Gala }
26228a96671SYork Sun
dram_init(void)263*f1683aa7SSimon Glass int dram_init(void)
26428a96671SYork Sun {
26528a96671SYork Sun phys_size_t dram_size;
26628a96671SYork Sun
26728a96671SYork Sun puts("Initializing....");
26828a96671SYork Sun
2693dbd5d7dSKumar Gala if (fsl_use_spd()) {
27028a96671SYork Sun puts("using SPD\n");
27128a96671SYork Sun dram_size = fsl_ddr_sdram();
27228a96671SYork Sun } else {
27328a96671SYork Sun puts("using fixed parameters\n");
27428a96671SYork Sun dram_size = fixed_sdram();
27528a96671SYork Sun }
27628a96671SYork Sun
27728a96671SYork Sun dram_size = setup_ddr_tlbs(dram_size / 0x100000);
27828a96671SYork Sun dram_size *= 0x100000;
27928a96671SYork Sun
28021cd5815SWolfgang Denk debug(" DDR: ");
281088454cdSSimon Glass gd->ram_size = dram_size;
282088454cdSSimon Glass
283088454cdSSimon Glass return 0;
28428a96671SYork Sun }
285