xref: /rk3399_rockchip-uboot/board/freescale/common/pixis.c (revision 326ea986ac150acdc7656d57fca647db80b50158)
13d98b858SHaiying Wang /*
22feb4af0STimur Tabi  * Copyright 2006,2010 Freescale Semiconductor
33d98b858SHaiying Wang  * Jeff Brown
43d98b858SHaiying Wang  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
53d98b858SHaiying Wang  *
6*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
73d98b858SHaiying Wang  */
83d98b858SHaiying Wang 
93d98b858SHaiying Wang #include <common.h>
103d98b858SHaiying Wang #include <command.h>
115a8a163aSAndy Fleming #include <asm/io.h>
12ad8f8687SJon Loeliger 
132feb4af0STimur Tabi #define pixis_base (u8 *)PIXIS_BASE
143d98b858SHaiying Wang 
153d98b858SHaiying Wang /*
163d98b858SHaiying Wang  * Simple board reset.
173d98b858SHaiying Wang  */
pixis_reset(void)183d98b858SHaiying Wang void pixis_reset(void)
193d98b858SHaiying Wang {
20048e7efeSKumar Gala 	out_8(pixis_base + PIXIS_RST, 0);
213d98b858SHaiying Wang 
222feb4af0STimur Tabi 	while (1);
232feb4af0STimur Tabi }
243d98b858SHaiying Wang 
253d98b858SHaiying Wang /*
263d98b858SHaiying Wang  * Per table 27, page 58 of MPC8641HPCN spec.
273d98b858SHaiying Wang  */
set_px_sysclk(unsigned long sysclk)282feb4af0STimur Tabi static int set_px_sysclk(unsigned long sysclk)
293d98b858SHaiying Wang {
303d98b858SHaiying Wang 	u8 sysclk_s, sysclk_r, sysclk_v, vclkh, vclkl, sysclk_aux;
313d98b858SHaiying Wang 
323d98b858SHaiying Wang 	switch (sysclk) {
333d98b858SHaiying Wang 	case 33:
343d98b858SHaiying Wang 		sysclk_s = 0x04;
353d98b858SHaiying Wang 		sysclk_r = 0x04;
363d98b858SHaiying Wang 		sysclk_v = 0x07;
373d98b858SHaiying Wang 		sysclk_aux = 0x00;
383d98b858SHaiying Wang 		break;
393d98b858SHaiying Wang 	case 40:
403d98b858SHaiying Wang 		sysclk_s = 0x01;
413d98b858SHaiying Wang 		sysclk_r = 0x1F;
423d98b858SHaiying Wang 		sysclk_v = 0x20;
433d98b858SHaiying Wang 		sysclk_aux = 0x01;
443d98b858SHaiying Wang 		break;
453d98b858SHaiying Wang 	case 50:
463d98b858SHaiying Wang 		sysclk_s = 0x01;
473d98b858SHaiying Wang 		sysclk_r = 0x1F;
483d98b858SHaiying Wang 		sysclk_v = 0x2A;
493d98b858SHaiying Wang 		sysclk_aux = 0x02;
503d98b858SHaiying Wang 		break;
513d98b858SHaiying Wang 	case 66:
523d98b858SHaiying Wang 		sysclk_s = 0x01;
533d98b858SHaiying Wang 		sysclk_r = 0x04;
543d98b858SHaiying Wang 		sysclk_v = 0x04;
553d98b858SHaiying Wang 		sysclk_aux = 0x03;
563d98b858SHaiying Wang 		break;
573d98b858SHaiying Wang 	case 83:
583d98b858SHaiying Wang 		sysclk_s = 0x01;
593d98b858SHaiying Wang 		sysclk_r = 0x1F;
603d98b858SHaiying Wang 		sysclk_v = 0x4B;
613d98b858SHaiying Wang 		sysclk_aux = 0x04;
623d98b858SHaiying Wang 		break;
633d98b858SHaiying Wang 	case 100:
643d98b858SHaiying Wang 		sysclk_s = 0x01;
653d98b858SHaiying Wang 		sysclk_r = 0x1F;
663d98b858SHaiying Wang 		sysclk_v = 0x5C;
673d98b858SHaiying Wang 		sysclk_aux = 0x05;
683d98b858SHaiying Wang 		break;
693d98b858SHaiying Wang 	case 134:
703d98b858SHaiying Wang 		sysclk_s = 0x06;
713d98b858SHaiying Wang 		sysclk_r = 0x1F;
723d98b858SHaiying Wang 		sysclk_v = 0x3B;
733d98b858SHaiying Wang 		sysclk_aux = 0x06;
743d98b858SHaiying Wang 		break;
753d98b858SHaiying Wang 	case 166:
763d98b858SHaiying Wang 		sysclk_s = 0x06;
773d98b858SHaiying Wang 		sysclk_r = 0x1F;
783d98b858SHaiying Wang 		sysclk_v = 0x4B;
793d98b858SHaiying Wang 		sysclk_aux = 0x07;
803d98b858SHaiying Wang 		break;
813d98b858SHaiying Wang 	default:
823d98b858SHaiying Wang 		printf("Unsupported SYSCLK frequency.\n");
833d98b858SHaiying Wang 		return 0;
843d98b858SHaiying Wang 	}
853d98b858SHaiying Wang 
863d98b858SHaiying Wang 	vclkh = (sysclk_s << 5) | sysclk_r;
873d98b858SHaiying Wang 	vclkl = sysclk_v;
883d98b858SHaiying Wang 
89048e7efeSKumar Gala 	out_8(pixis_base + PIXIS_VCLKH, vclkh);
90048e7efeSKumar Gala 	out_8(pixis_base + PIXIS_VCLKL, vclkl);
913d98b858SHaiying Wang 
92048e7efeSKumar Gala 	out_8(pixis_base + PIXIS_AUX, sysclk_aux);
933d98b858SHaiying Wang 
943d98b858SHaiying Wang 	return 1;
953d98b858SHaiying Wang }
963d98b858SHaiying Wang 
972feb4af0STimur Tabi /* Set the CFG_SYSPLL bits
982feb4af0STimur Tabi  *
992feb4af0STimur Tabi  * This only has effect if PX_VCFGEN0[SYSPLL]=1, which is true if
1002feb4af0STimur Tabi  * read_from_px_regs() is called.
1012feb4af0STimur Tabi  */
set_px_mpxpll(unsigned long mpxpll)1022feb4af0STimur Tabi static int set_px_mpxpll(unsigned long mpxpll)
1033d98b858SHaiying Wang {
1043d98b858SHaiying Wang 	switch (mpxpll) {
1053d98b858SHaiying Wang 	case 2:
1063d98b858SHaiying Wang 	case 4:
1073d98b858SHaiying Wang 	case 6:
1083d98b858SHaiying Wang 	case 8:
1093d98b858SHaiying Wang 	case 10:
1103d98b858SHaiying Wang 	case 12:
1113d98b858SHaiying Wang 	case 14:
1123d98b858SHaiying Wang 	case 16:
1132feb4af0STimur Tabi 		clrsetbits_8(pixis_base + PIXIS_VSPEED1, 0x1F, mpxpll);
1142feb4af0STimur Tabi 		return 1;
1152feb4af0STimur Tabi 	}
1162feb4af0STimur Tabi 
1173d98b858SHaiying Wang 	printf("Unsupported MPXPLL ratio.\n");
1183d98b858SHaiying Wang 	return 0;
1193d98b858SHaiying Wang }
1203d98b858SHaiying Wang 
set_px_corepll(unsigned long corepll)1212feb4af0STimur Tabi static int set_px_corepll(unsigned long corepll)
1223d98b858SHaiying Wang {
1233d98b858SHaiying Wang 	u8 val;
1243d98b858SHaiying Wang 
1252feb4af0STimur Tabi 	switch (corepll) {
1263d98b858SHaiying Wang 	case 20:
1273d98b858SHaiying Wang 		val = 0x08;
1283d98b858SHaiying Wang 		break;
1293d98b858SHaiying Wang 	case 25:
1303d98b858SHaiying Wang 		val = 0x0C;
1313d98b858SHaiying Wang 		break;
1323d98b858SHaiying Wang 	case 30:
1333d98b858SHaiying Wang 		val = 0x10;
1343d98b858SHaiying Wang 		break;
1353d98b858SHaiying Wang 	case 35:
1363d98b858SHaiying Wang 		val = 0x1C;
1373d98b858SHaiying Wang 		break;
1383d98b858SHaiying Wang 	case 40:
1393d98b858SHaiying Wang 		val = 0x14;
1403d98b858SHaiying Wang 		break;
1413d98b858SHaiying Wang 	case 45:
1423d98b858SHaiying Wang 		val = 0x0E;
1433d98b858SHaiying Wang 		break;
1443d98b858SHaiying Wang 	default:
1453d98b858SHaiying Wang 		printf("Unsupported COREPLL ratio.\n");
1463d98b858SHaiying Wang 		return 0;
1473d98b858SHaiying Wang 	}
1483d98b858SHaiying Wang 
1492feb4af0STimur Tabi 	clrsetbits_8(pixis_base + PIXIS_VSPEED0, 0x1F, val);
1503d98b858SHaiying Wang 	return 1;
1513d98b858SHaiying Wang }
1523d98b858SHaiying Wang 
1532feb4af0STimur Tabi #ifndef CONFIG_SYS_PIXIS_VCFGEN0_ENABLE
1542feb4af0STimur Tabi #define CONFIG_SYS_PIXIS_VCFGEN0_ENABLE		0x1C
1552feb4af0STimur Tabi #endif
1563d98b858SHaiying Wang 
1572feb4af0STimur Tabi /* Tell the PIXIS where to find the COREPLL, MPXPLL, SYSCLK values
1582feb4af0STimur Tabi  *
1592feb4af0STimur Tabi  * The PIXIS can be programmed to look at either the on-board dip switches
1602feb4af0STimur Tabi  * or various other PIXIS registers to determine the values for COREPLL,
1612feb4af0STimur Tabi  * MPXPLL, and SYSCLK.
1622feb4af0STimur Tabi  *
1632feb4af0STimur Tabi  * CONFIG_SYS_PIXIS_VCFGEN0_ENABLE is the value to write to the PIXIS_VCFGEN0
1642feb4af0STimur Tabi  * register that tells the pixis to use the various PIXIS register.
1652feb4af0STimur Tabi  */
read_from_px_regs(int set)1662feb4af0STimur Tabi static void read_from_px_regs(int set)
1673d98b858SHaiying Wang {
168048e7efeSKumar Gala 	u8 tmp = in_8(pixis_base + PIXIS_VCFGEN0);
1693d98b858SHaiying Wang 
1703d98b858SHaiying Wang 	if (set)
1712feb4af0STimur Tabi 		tmp = tmp | CONFIG_SYS_PIXIS_VCFGEN0_ENABLE;
1723d98b858SHaiying Wang 	else
1732feb4af0STimur Tabi 		tmp = tmp & ~CONFIG_SYS_PIXIS_VCFGEN0_ENABLE;
1742feb4af0STimur Tabi 
175048e7efeSKumar Gala 	out_8(pixis_base + PIXIS_VCFGEN0, tmp);
1763d98b858SHaiying Wang }
1773d98b858SHaiying Wang 
1782feb4af0STimur Tabi /* CONFIG_SYS_PIXIS_VBOOT_ENABLE is the value to write to the PX_VCFGEN1
1792feb4af0STimur Tabi  * register that tells the pixis to use the PX_VBOOT[LBMAP] register.
1802feb4af0STimur Tabi  */
1812feb4af0STimur Tabi #ifndef CONFIG_SYS_PIXIS_VBOOT_ENABLE
1822feb4af0STimur Tabi #define CONFIG_SYS_PIXIS_VBOOT_ENABLE	0x04
1832feb4af0STimur Tabi #endif
1843d98b858SHaiying Wang 
1852feb4af0STimur Tabi /* Configure the source of the boot location
1862feb4af0STimur Tabi  *
1872feb4af0STimur Tabi  * The PIXIS can be programmed to look at either the on-board dip switches
1882feb4af0STimur Tabi  * or the PX_VBOOT[LBMAP] register to determine where we should boot.
1892feb4af0STimur Tabi  *
1902feb4af0STimur Tabi  * If we want to boot from the alternate boot bank, we need to tell the PIXIS
1912feb4af0STimur Tabi  * to ignore the on-board dip switches and use the PX_VBOOT[LBMAP] instead.
1922feb4af0STimur Tabi  */
read_from_px_regs_altbank(int set)1932feb4af0STimur Tabi static void read_from_px_regs_altbank(int set)
1943d98b858SHaiying Wang {
195048e7efeSKumar Gala 	u8 tmp = in_8(pixis_base + PIXIS_VCFGEN1);
1963d98b858SHaiying Wang 
1973d98b858SHaiying Wang 	if (set)
1982feb4af0STimur Tabi 		tmp = tmp | CONFIG_SYS_PIXIS_VBOOT_ENABLE;
1993d98b858SHaiying Wang 	else
2002feb4af0STimur Tabi 		tmp = tmp & ~CONFIG_SYS_PIXIS_VBOOT_ENABLE;
2012feb4af0STimur Tabi 
202048e7efeSKumar Gala 	out_8(pixis_base + PIXIS_VCFGEN1, tmp);
2033d98b858SHaiying Wang }
2043d98b858SHaiying Wang 
2052feb4af0STimur Tabi /* CONFIG_SYS_PIXIS_VBOOT_MASK contains the bits to set in VBOOT register that
2062feb4af0STimur Tabi  * tells the PIXIS what the alternate flash bank is.
2072feb4af0STimur Tabi  *
2082feb4af0STimur Tabi  * Note that it's not really a mask.  It contains the actual LBMAP bits that
2092feb4af0STimur Tabi  * must be set to select the alternate bank.  This code assumes that the
2102feb4af0STimur Tabi  * primary bank has these bits set to 0, and the alternate bank has these
2112feb4af0STimur Tabi  * bits set to 1.
2122feb4af0STimur Tabi  */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_PIXIS_VBOOT_MASK
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	(0x40)
215db74b3c1SJason Jin #endif
2163d98b858SHaiying Wang 
2172feb4af0STimur Tabi /* Tell the PIXIS to boot from the default flash bank
2182feb4af0STimur Tabi  *
2192feb4af0STimur Tabi  * Program the default flash bank into the VBOOT register.  This register is
2202feb4af0STimur Tabi  * used only if PX_VCFGEN1[FLASH]=1.
2212feb4af0STimur Tabi  */
clear_altbank(void)2222feb4af0STimur Tabi static void clear_altbank(void)
22316c3cde0SJames Yang {
2242feb4af0STimur Tabi 	clrbits_8(pixis_base + PIXIS_VBOOT, CONFIG_SYS_PIXIS_VBOOT_MASK);
22516c3cde0SJames Yang }
22616c3cde0SJames Yang 
2272feb4af0STimur Tabi /* Tell the PIXIS to boot from the alternate flash bank
2282feb4af0STimur Tabi  *
2292feb4af0STimur Tabi  * Program the alternate flash bank into the VBOOT register.  This register is
2302feb4af0STimur Tabi  * used only if PX_VCFGEN1[FLASH]=1.
2312feb4af0STimur Tabi  */
set_altbank(void)2322feb4af0STimur Tabi static void set_altbank(void)
2333d98b858SHaiying Wang {
2342feb4af0STimur Tabi 	setbits_8(pixis_base + PIXIS_VBOOT, CONFIG_SYS_PIXIS_VBOOT_MASK);
2353d98b858SHaiying Wang }
2363d98b858SHaiying Wang 
2372feb4af0STimur Tabi /* Reset the board with watchdog disabled.
2382feb4af0STimur Tabi  *
2392feb4af0STimur Tabi  * This respects the altbank setting.
2402feb4af0STimur Tabi  */
set_px_go(void)2412feb4af0STimur Tabi static void set_px_go(void)
2423d98b858SHaiying Wang {
2432feb4af0STimur Tabi 	/* Disable the VELA sequencer and watchdog */
2442feb4af0STimur Tabi 	clrbits_8(pixis_base + PIXIS_VCTL, 9);
2453d98b858SHaiying Wang 
2462feb4af0STimur Tabi 	/* Reboot by starting the VELA sequencer */
2472feb4af0STimur Tabi 	setbits_8(pixis_base + PIXIS_VCTL, 0x1);
2483d98b858SHaiying Wang 
2492feb4af0STimur Tabi 	while (1);
2503d98b858SHaiying Wang }
2513d98b858SHaiying Wang 
2522feb4af0STimur Tabi /* Reset the board with watchdog enabled.
2532feb4af0STimur Tabi  *
2542feb4af0STimur Tabi  * This respects the altbank setting.
2552feb4af0STimur Tabi  */
set_px_go_with_watchdog(void)2562feb4af0STimur Tabi static void set_px_go_with_watchdog(void)
2573d98b858SHaiying Wang {
2582feb4af0STimur Tabi 	/* Disable the VELA sequencer */
2592feb4af0STimur Tabi 	clrbits_8(pixis_base + PIXIS_VCTL, 1);
2603d98b858SHaiying Wang 
2612feb4af0STimur Tabi 	/* Enable the watchdog and reboot by starting the VELA sequencer */
2622feb4af0STimur Tabi 	setbits_8(pixis_base + PIXIS_VCTL, 0x9);
2633d98b858SHaiying Wang 
2642feb4af0STimur Tabi 	while (1);
2653d98b858SHaiying Wang }
2663d98b858SHaiying Wang 
2672feb4af0STimur Tabi /* Disable the watchdog
2682feb4af0STimur Tabi  *
2692feb4af0STimur Tabi  */
pixis_disable_watchdog_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])2702feb4af0STimur Tabi static int pixis_disable_watchdog_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
27154841ab5SWolfgang Denk 				      char * const argv[])
2723d98b858SHaiying Wang {
2732feb4af0STimur Tabi 	/* Disable the VELA sequencer and the watchdog */
2742feb4af0STimur Tabi 	clrbits_8(pixis_base + PIXIS_VCTL, 9);
2753d98b858SHaiying Wang 
2763d98b858SHaiying Wang 	return 0;
2773d98b858SHaiying Wang }
2783d98b858SHaiying Wang 
2793d98b858SHaiying Wang U_BOOT_CMD(
2803d98b858SHaiying Wang 	diswd, 1, 0, pixis_disable_watchdog_cmd,
2812fb2604dSPeter Tyser 	"Disable watchdog timer",
282a89c33dbSWolfgang Denk 	""
283a89c33dbSWolfgang Denk );
2843d98b858SHaiying Wang 
285bff188baSLiu Yu #ifdef CONFIG_PIXIS_SGMII_CMD
2862feb4af0STimur Tabi 
2872feb4af0STimur Tabi /* Enable or disable SGMII mode for a TSEC
2882feb4af0STimur Tabi  */
pixis_set_sgmii(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])28954841ab5SWolfgang Denk static int pixis_set_sgmii(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
2905a8a163aSAndy Fleming {
2915a8a163aSAndy Fleming 	int which_tsec = -1;
2922feb4af0STimur Tabi 	unsigned char mask;
2932feb4af0STimur Tabi 	unsigned char switch_mask;
2945a8a163aSAndy Fleming 
2952feb4af0STimur Tabi 	if ((argc > 2) && (strcmp(argv[1], "all") != 0))
2965a8a163aSAndy Fleming 		which_tsec = simple_strtoul(argv[1], NULL, 0);
2975a8a163aSAndy Fleming 
2985a8a163aSAndy Fleming 	switch (which_tsec) {
299bff188baSLiu Yu #ifdef CONFIG_TSEC1
3005a8a163aSAndy Fleming 	case 1:
3015a8a163aSAndy Fleming 		mask = PIXIS_VSPEED2_TSEC1SER;
3025a8a163aSAndy Fleming 		switch_mask = PIXIS_VCFGEN1_TSEC1SER;
3035a8a163aSAndy Fleming 		break;
304bff188baSLiu Yu #endif
305bff188baSLiu Yu #ifdef CONFIG_TSEC2
306bff188baSLiu Yu 	case 2:
307bff188baSLiu Yu 		mask = PIXIS_VSPEED2_TSEC2SER;
308bff188baSLiu Yu 		switch_mask = PIXIS_VCFGEN1_TSEC2SER;
309bff188baSLiu Yu 		break;
310bff188baSLiu Yu #endif
311bff188baSLiu Yu #ifdef CONFIG_TSEC3
3125a8a163aSAndy Fleming 	case 3:
3135a8a163aSAndy Fleming 		mask = PIXIS_VSPEED2_TSEC3SER;
3145a8a163aSAndy Fleming 		switch_mask = PIXIS_VCFGEN1_TSEC3SER;
3155a8a163aSAndy Fleming 		break;
316bff188baSLiu Yu #endif
317bff188baSLiu Yu #ifdef CONFIG_TSEC4
318bff188baSLiu Yu 	case 4:
319bff188baSLiu Yu 		mask = PIXIS_VSPEED2_TSEC4SER;
320bff188baSLiu Yu 		switch_mask = PIXIS_VCFGEN1_TSEC4SER;
321bff188baSLiu Yu 		break;
322bff188baSLiu Yu #endif
3235a8a163aSAndy Fleming 	default:
324bff188baSLiu Yu 		mask = PIXIS_VSPEED2_MASK;
325bff188baSLiu Yu 		switch_mask = PIXIS_VCFGEN1_MASK;
3265a8a163aSAndy Fleming 		break;
3275a8a163aSAndy Fleming 	}
3285a8a163aSAndy Fleming 
3295a8a163aSAndy Fleming 	/* Toggle whether the switches or FPGA control the settings */
3305a8a163aSAndy Fleming 	if (!strcmp(argv[argc - 1], "switch"))
331048e7efeSKumar Gala 		clrbits_8(pixis_base + PIXIS_VCFGEN1, switch_mask);
3325a8a163aSAndy Fleming 	else
333048e7efeSKumar Gala 		setbits_8(pixis_base + PIXIS_VCFGEN1, switch_mask);
3345a8a163aSAndy Fleming 
3355a8a163aSAndy Fleming 	/* If it's not the switches, enable or disable SGMII, as specified */
3365a8a163aSAndy Fleming 	if (!strcmp(argv[argc - 1], "on"))
337048e7efeSKumar Gala 		clrbits_8(pixis_base + PIXIS_VSPEED2, mask);
3385a8a163aSAndy Fleming 	else if (!strcmp(argv[argc - 1], "off"))
339048e7efeSKumar Gala 		setbits_8(pixis_base + PIXIS_VSPEED2, mask);
3405a8a163aSAndy Fleming 
3415a8a163aSAndy Fleming 	return 0;
3425a8a163aSAndy Fleming }
3435a8a163aSAndy Fleming 
3445a8a163aSAndy Fleming U_BOOT_CMD(
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	pixis_set_sgmii, CONFIG_SYS_MAXARGS, 1, pixis_set_sgmii,
3465a8a163aSAndy Fleming 	"pixis_set_sgmii"
3475a8a163aSAndy Fleming 	" - Enable or disable SGMII mode for a given TSEC \n",
3485a8a163aSAndy Fleming 	"\npixis_set_sgmii [TSEC num] <on|off|switch>\n"
3495a8a163aSAndy Fleming 	"    TSEC num: 1,2,3,4 or 'all'.  'all' is default.\n"
3505a8a163aSAndy Fleming 	"    on - enables SGMII\n"
3515a8a163aSAndy Fleming 	"    off - disables SGMII\n"
352a89c33dbSWolfgang Denk 	"    switch - use switch settings"
353a89c33dbSWolfgang Denk );
3542feb4af0STimur Tabi 
3555a8a163aSAndy Fleming #endif
3565a8a163aSAndy Fleming 
3573d98b858SHaiying Wang /*
3583d98b858SHaiying Wang  * This function takes the non-integral cpu:mpx pll ratio
3593d98b858SHaiying Wang  * and converts it to an integer that can be used to assign
3603d98b858SHaiying Wang  * FPGA register values.
3613d98b858SHaiying Wang  * input: strptr i.e. argv[2]
3623d98b858SHaiying Wang  */
strfractoint(char * strptr)3632feb4af0STimur Tabi static unsigned long strfractoint(char *strptr)
3643d98b858SHaiying Wang {
3652feb4af0STimur Tabi 	int i, j;
3663d98b858SHaiying Wang 	int mulconst;
3678dbd4b74SKumar Gala 	int no_dec = 0;
3682feb4af0STimur Tabi 	unsigned long intval = 0, decval = 0;
3692feb4af0STimur Tabi 	char intarr[3], decarr[3];
3703d98b858SHaiying Wang 
3713d98b858SHaiying Wang 	/* Assign the integer part to intarr[]
3723d98b858SHaiying Wang 	 * If there is no decimal point i.e.
3733d98b858SHaiying Wang 	 * if the ratio is an integral value
3743d98b858SHaiying Wang 	 * simply create the intarr.
3753d98b858SHaiying Wang 	 */
3763d98b858SHaiying Wang 	i = 0;
37716c3cde0SJames Yang 	while (strptr[i] != '.') {
3783d98b858SHaiying Wang 		if (strptr[i] == 0) {
3793d98b858SHaiying Wang 			no_dec = 1;
3803d98b858SHaiying Wang 			break;
3813d98b858SHaiying Wang 		}
3823d98b858SHaiying Wang 		intarr[i] = strptr[i];
3833d98b858SHaiying Wang 		i++;
3843d98b858SHaiying Wang 	}
3853d98b858SHaiying Wang 
3863d98b858SHaiying Wang 	intarr[i] = '\0';
3873d98b858SHaiying Wang 
3883d98b858SHaiying Wang 	if (no_dec) {
3893d98b858SHaiying Wang 		/* Currently needed only for single digit corepll ratios */
3903d98b858SHaiying Wang 		mulconst = 10;
3913d98b858SHaiying Wang 		decval = 0;
3923d98b858SHaiying Wang 	} else {
3933d98b858SHaiying Wang 		j = 0;
3943d98b858SHaiying Wang 		i++;		/* Skipping the decimal point */
39516c3cde0SJames Yang 		while ((strptr[i] >= '0') && (strptr[i] <= '9')) {
3963d98b858SHaiying Wang 			decarr[j] = strptr[i];
3973d98b858SHaiying Wang 			i++;
3983d98b858SHaiying Wang 			j++;
3993d98b858SHaiying Wang 		}
4003d98b858SHaiying Wang 
4013d98b858SHaiying Wang 		decarr[j] = '\0';
4023d98b858SHaiying Wang 
4033d98b858SHaiying Wang 		mulconst = 1;
4042feb4af0STimur Tabi 		for (i = 0; i < j; i++)
4053d98b858SHaiying Wang 			mulconst *= 10;
4062feb4af0STimur Tabi 		decval = simple_strtoul(decarr, NULL, 10);
4073d98b858SHaiying Wang 	}
4083d98b858SHaiying Wang 
4092feb4af0STimur Tabi 	intval = simple_strtoul(intarr, NULL, 10);
4103d98b858SHaiying Wang 	intval = intval * mulconst;
4113d98b858SHaiying Wang 
4122feb4af0STimur Tabi 	return intval + decval;
4133d98b858SHaiying Wang }
4143d98b858SHaiying Wang 
pixis_reset_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])41554841ab5SWolfgang Denk static int pixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
4163d98b858SHaiying Wang {
41716c3cde0SJames Yang 	unsigned int i;
41816c3cde0SJames Yang 	char *p_cf = NULL;
41916c3cde0SJames Yang 	char *p_cf_sysclk = NULL;
42016c3cde0SJames Yang 	char *p_cf_corepll = NULL;
42116c3cde0SJames Yang 	char *p_cf_mpxpll = NULL;
42216c3cde0SJames Yang 	char *p_altbank = NULL;
42316c3cde0SJames Yang 	char *p_wd = NULL;
4242feb4af0STimur Tabi 	int unknown_param = 0;
4253d98b858SHaiying Wang 
4263d98b858SHaiying Wang 	/*
4273d98b858SHaiying Wang 	 * No args is a simple reset request.
4283d98b858SHaiying Wang 	 */
4293d98b858SHaiying Wang 	if (argc <= 1) {
4303d98b858SHaiying Wang 		pixis_reset();
4313d98b858SHaiying Wang 		/* not reached */
4323d98b858SHaiying Wang 	}
4333d98b858SHaiying Wang 
43416c3cde0SJames Yang 	for (i = 1; i < argc; i++) {
43516c3cde0SJames Yang 		if (strcmp(argv[i], "cf") == 0) {
43616c3cde0SJames Yang 			p_cf = argv[i];
43716c3cde0SJames Yang 			if (i + 3 >= argc) {
43816c3cde0SJames Yang 				break;
43916c3cde0SJames Yang 			}
44016c3cde0SJames Yang 			p_cf_sysclk = argv[i+1];
44116c3cde0SJames Yang 			p_cf_corepll = argv[i+2];
44216c3cde0SJames Yang 			p_cf_mpxpll = argv[i+3];
44316c3cde0SJames Yang 			i += 3;
44416c3cde0SJames Yang 			continue;
44516c3cde0SJames Yang 		}
44616c3cde0SJames Yang 
44716c3cde0SJames Yang 		if (strcmp(argv[i], "altbank") == 0) {
44816c3cde0SJames Yang 			p_altbank = argv[i];
44916c3cde0SJames Yang 			continue;
45016c3cde0SJames Yang 		}
45116c3cde0SJames Yang 
45216c3cde0SJames Yang 		if (strcmp(argv[i], "wd") == 0) {
45316c3cde0SJames Yang 			p_wd = argv[i];
45416c3cde0SJames Yang 			continue;
45516c3cde0SJames Yang 		}
45616c3cde0SJames Yang 
45716c3cde0SJames Yang 		unknown_param = 1;
45816c3cde0SJames Yang 	}
4593d98b858SHaiying Wang 
4603d98b858SHaiying Wang 	/*
46116c3cde0SJames Yang 	 * Check that cf has all required parms
4623d98b858SHaiying Wang 	 */
46316c3cde0SJames Yang 	if ((p_cf && !(p_cf_sysclk && p_cf_corepll && p_cf_mpxpll))
46416c3cde0SJames Yang 	    ||	unknown_param) {
465f7fecc3eSEd Swarthout #ifdef CONFIG_SYS_LONGHELP
46616c3cde0SJames Yang 		puts(cmdtp->help);
4675bdeff32SYork Sun 		putc('\n');
468f7fecc3eSEd Swarthout #endif
4693d98b858SHaiying Wang 		return 1;
4703d98b858SHaiying Wang 	}
4713d98b858SHaiying Wang 
4723d98b858SHaiying Wang 	/*
47316c3cde0SJames Yang 	 * PIXIS seems to be sensitive to the ordering of
47416c3cde0SJames Yang 	 * the registers that are touched.
4753d98b858SHaiying Wang 	 */
4763d98b858SHaiying Wang 	read_from_px_regs(0);
47716c3cde0SJames Yang 
4782feb4af0STimur Tabi 	if (p_altbank)
4793d98b858SHaiying Wang 		read_from_px_regs_altbank(0);
4802feb4af0STimur Tabi 
48116c3cde0SJames Yang 	clear_altbank();
48216c3cde0SJames Yang 
48316c3cde0SJames Yang 	/*
48416c3cde0SJames Yang 	 * Clock configuration specified.
48516c3cde0SJames Yang 	 */
48616c3cde0SJames Yang 	if (p_cf) {
48716c3cde0SJames Yang 		unsigned long sysclk;
48816c3cde0SJames Yang 		unsigned long corepll;
48916c3cde0SJames Yang 		unsigned long mpxpll;
49016c3cde0SJames Yang 
49116c3cde0SJames Yang 		sysclk = simple_strtoul(p_cf_sysclk, NULL, 10);
4922feb4af0STimur Tabi 		corepll = strfractoint(p_cf_corepll);
49316c3cde0SJames Yang 		mpxpll = simple_strtoul(p_cf_mpxpll, NULL, 10);
49416c3cde0SJames Yang 
49516c3cde0SJames Yang 		if (!(set_px_sysclk(sysclk)
49616c3cde0SJames Yang 		      && set_px_corepll(corepll)
49716c3cde0SJames Yang 		      && set_px_mpxpll(mpxpll))) {
498f7fecc3eSEd Swarthout #ifdef CONFIG_SYS_LONGHELP
49916c3cde0SJames Yang 			puts(cmdtp->help);
5005bdeff32SYork Sun 			putc('\n');
501f7fecc3eSEd Swarthout #endif
5023d98b858SHaiying Wang 			return 1;
5033d98b858SHaiying Wang 		}
50416c3cde0SJames Yang 		read_from_px_regs(1);
50516c3cde0SJames Yang 	}
50616c3cde0SJames Yang 
50716c3cde0SJames Yang 	/*
50816c3cde0SJames Yang 	 * Altbank specified
50916c3cde0SJames Yang 	 *
51016c3cde0SJames Yang 	 * NOTE CHANGE IN BEHAVIOR: previous code would default
51116c3cde0SJames Yang 	 * to enabling watchdog if altbank is specified.
51216c3cde0SJames Yang 	 * Now the watchdog must be enabled explicitly using 'wd'.
51316c3cde0SJames Yang 	 */
51416c3cde0SJames Yang 	if (p_altbank) {
5153d98b858SHaiying Wang 		set_altbank();
5163d98b858SHaiying Wang 		read_from_px_regs_altbank(1);
51716c3cde0SJames Yang 	}
5183d98b858SHaiying Wang 
5193d98b858SHaiying Wang 	/*
52016c3cde0SJames Yang 	 * Reset with watchdog specified.
5213d98b858SHaiying Wang 	 */
5222feb4af0STimur Tabi 	if (p_wd)
5233d98b858SHaiying Wang 		set_px_go_with_watchdog();
5242feb4af0STimur Tabi 	else
52516c3cde0SJames Yang 		set_px_go();
5263d98b858SHaiying Wang 
5273d98b858SHaiying Wang 	/*
52816c3cde0SJames Yang 	 * Shouldn't be reached.
5293d98b858SHaiying Wang 	 */
5303d98b858SHaiying Wang 	return 0;
5313d98b858SHaiying Wang }
5323d98b858SHaiying Wang 
5333d98b858SHaiying Wang 
5343d98b858SHaiying Wang U_BOOT_CMD(
5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	pixis_reset, CONFIG_SYS_MAXARGS, 1, pixis_reset_cmd,
5362fb2604dSPeter Tyser 	"Reset the board using the FPGA sequencer",
5373d98b858SHaiying Wang 	"    pixis_reset\n"
5383d98b858SHaiying Wang 	"    pixis_reset [altbank]\n"
5393d98b858SHaiying Wang 	"    pixis_reset altbank wd\n"
5403d98b858SHaiying Wang 	"    pixis_reset altbank cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
541a89c33dbSWolfgang Denk 	"    pixis_reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>"
5423d98b858SHaiying Wang );
543