1a8d9758dSMingkai Hu /*
2a8d9758dSMingkai Hu * Copyright 2013 Freescale Semiconductor, Inc.
3a8d9758dSMingkai Hu *
43aab0cd8SYork Sun * SPDX-License-Identifier: GPL-2.0+
5a8d9758dSMingkai Hu */
6a8d9758dSMingkai Hu
7a8d9758dSMingkai Hu #include <common.h>
8a8d9758dSMingkai Hu #include <asm/processor.h>
9a8d9758dSMingkai Hu #include <asm/mmu.h>
10a8d9758dSMingkai Hu #include <asm/cache.h>
11a8d9758dSMingkai Hu #include <asm/immap_85xx.h>
12a8d9758dSMingkai Hu #include <asm/io.h>
13a8d9758dSMingkai Hu #include <miiphy.h>
14*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
15a8d9758dSMingkai Hu #include <fdt_support.h>
16a8d9758dSMingkai Hu #include <fsl_mdio.h>
17a8d9758dSMingkai Hu #include <tsec.h>
18a8d9758dSMingkai Hu #include <mmc.h>
19a8d9758dSMingkai Hu #include <netdev.h>
20a8d9758dSMingkai Hu #include <pci.h>
210b66513bSYork Sun #include <fsl_ifc.h>
22a8d9758dSMingkai Hu #include <asm/fsl_pci.h>
23a8d9758dSMingkai Hu
24a8d9758dSMingkai Hu #include "cpld.h"
25a8d9758dSMingkai Hu
26a8d9758dSMingkai Hu DECLARE_GLOBAL_DATA_PTR;
27a8d9758dSMingkai Hu
checkboard(void)28a8d9758dSMingkai Hu int checkboard(void)
29a8d9758dSMingkai Hu {
30a8d9758dSMingkai Hu struct cpu_type *cpu = gd->arch.cpu;
31a8d9758dSMingkai Hu struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
32a8d9758dSMingkai Hu
33a8d9758dSMingkai Hu printf("Board: %sPCIe, ", cpu->name);
34a8d9758dSMingkai Hu printf("CPLD Ver: 0x%02x\n", in_8(&cpld_data->cpldver));
35a8d9758dSMingkai Hu
36a8d9758dSMingkai Hu return 0;
37a8d9758dSMingkai Hu }
38a8d9758dSMingkai Hu
board_early_init_f(void)39a8d9758dSMingkai Hu int board_early_init_f(void)
40a8d9758dSMingkai Hu {
4139b0bbbbSJaiprakash Singh struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
42a8d9758dSMingkai Hu
43a8d9758dSMingkai Hu /* Clock configuration to access CPLD using IFC(GPCM) */
4439b0bbbbSJaiprakash Singh setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
45a8d9758dSMingkai Hu
46a8d9758dSMingkai Hu return 0;
47a8d9758dSMingkai Hu }
48a8d9758dSMingkai Hu
board_early_init_r(void)49a8d9758dSMingkai Hu int board_early_init_r(void)
50a8d9758dSMingkai Hu {
51a8d9758dSMingkai Hu const unsigned long flashbase = CONFIG_SYS_FLASH_BASE;
529d045682SYork Sun int flash_esel = find_tlb_idx((void *)flashbase, 1);
53a8d9758dSMingkai Hu
54a8d9758dSMingkai Hu /*
55a8d9758dSMingkai Hu * Remap Boot flash region to caching-inhibited
56a8d9758dSMingkai Hu * so that flash can be erased properly.
57a8d9758dSMingkai Hu */
58a8d9758dSMingkai Hu
59a8d9758dSMingkai Hu /* Flush d-cache and invalidate i-cache of any FLASH data */
60a8d9758dSMingkai Hu flush_dcache();
61a8d9758dSMingkai Hu invalidate_icache();
62a8d9758dSMingkai Hu
639d045682SYork Sun if (flash_esel == -1) {
649d045682SYork Sun /* very unlikely unless something is messed up */
659d045682SYork Sun puts("Error: Could not find TLB for FLASH BASE\n");
669d045682SYork Sun flash_esel = 1; /* give our best effort to continue */
679d045682SYork Sun } else {
68a8d9758dSMingkai Hu /* invalidate existing TLB entry for flash */
69a8d9758dSMingkai Hu disable_tlb(flash_esel);
709d045682SYork Sun }
71a8d9758dSMingkai Hu
72a8d9758dSMingkai Hu set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
73a8d9758dSMingkai Hu MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
74a8d9758dSMingkai Hu 0, flash_esel, BOOKE_PAGESZ_64M, 1);
75a8d9758dSMingkai Hu
76a8d9758dSMingkai Hu return 0;
77a8d9758dSMingkai Hu }
78a8d9758dSMingkai Hu
79a8d9758dSMingkai Hu #ifdef CONFIG_PCI
pci_init_board(void)80a8d9758dSMingkai Hu void pci_init_board(void)
81a8d9758dSMingkai Hu {
82a8d9758dSMingkai Hu fsl_pcie_init_board(0);
83a8d9758dSMingkai Hu }
84a8d9758dSMingkai Hu #endif /* ifdef CONFIG_PCI */
85a8d9758dSMingkai Hu
board_eth_init(bd_t * bis)86a8d9758dSMingkai Hu int board_eth_init(bd_t *bis)
87a8d9758dSMingkai Hu {
8898ae83b5SBin Meng #ifdef CONFIG_TSEC_ENET
89a8d9758dSMingkai Hu struct fsl_pq_mdio_info mdio_info;
90a8d9758dSMingkai Hu struct tsec_info_struct tsec_info[2];
91a8d9758dSMingkai Hu int num = 0;
92a8d9758dSMingkai Hu
93a8d9758dSMingkai Hu #ifdef CONFIG_TSEC1
94a8d9758dSMingkai Hu SET_STD_TSEC_INFO(tsec_info[num], 1);
95a8d9758dSMingkai Hu num++;
96a8d9758dSMingkai Hu #endif
97a8d9758dSMingkai Hu #ifdef CONFIG_TSEC2
98a8d9758dSMingkai Hu SET_STD_TSEC_INFO(tsec_info[num], 2);
99a8d9758dSMingkai Hu num++;
100a8d9758dSMingkai Hu #endif
101a8d9758dSMingkai Hu if (!num) {
102a8d9758dSMingkai Hu printf("No TSECs initialized\n");
103a8d9758dSMingkai Hu return 0;
104a8d9758dSMingkai Hu }
105a8d9758dSMingkai Hu
106a8d9758dSMingkai Hu /* Register 1G MDIO bus */
107a8d9758dSMingkai Hu mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
108a8d9758dSMingkai Hu mdio_info.name = DEFAULT_MII_NAME;
109a8d9758dSMingkai Hu
110a8d9758dSMingkai Hu fsl_pq_mdio_init(bis, &mdio_info);
111a8d9758dSMingkai Hu
112a8d9758dSMingkai Hu tsec_eth_init(bis, tsec_info, num);
11398ae83b5SBin Meng #endif
114a8d9758dSMingkai Hu
115a8d9758dSMingkai Hu return pci_eth_init(bis);
116a8d9758dSMingkai Hu }
117a8d9758dSMingkai Hu
118a8d9758dSMingkai Hu #if defined(CONFIG_OF_BOARD_SETUP)
fdt_del_sec(void * blob,int offset)119a8d9758dSMingkai Hu void fdt_del_sec(void *blob, int offset)
120a8d9758dSMingkai Hu {
121a8d9758dSMingkai Hu int nodeoff = 0;
122a8d9758dSMingkai Hu
123a8d9758dSMingkai Hu while ((nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,sec-v6.0",
124a8d9758dSMingkai Hu CONFIG_SYS_CCSRBAR_PHYS + CONFIG_SYS_FSL_SEC_OFFSET
125404bf454SAlex Porosanu + offset * CONFIG_SYS_FSL_SEC_IDX_OFFSET)) >= 0) {
126a8d9758dSMingkai Hu fdt_del_node(blob, nodeoff);
127a8d9758dSMingkai Hu offset++;
128a8d9758dSMingkai Hu }
129a8d9758dSMingkai Hu }
130a8d9758dSMingkai Hu
ft_board_setup(void * blob,bd_t * bd)131e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
132a8d9758dSMingkai Hu {
133a8d9758dSMingkai Hu phys_addr_t base;
134a8d9758dSMingkai Hu phys_size_t size;
135a8d9758dSMingkai Hu struct cpu_type *cpu;
136a8d9758dSMingkai Hu
137a8d9758dSMingkai Hu cpu = gd->arch.cpu;
138a8d9758dSMingkai Hu
139a8d9758dSMingkai Hu ft_cpu_setup(blob, bd);
140a8d9758dSMingkai Hu
141723806ccSSimon Glass base = env_get_bootm_low();
142723806ccSSimon Glass size = env_get_bootm_size();
143a8d9758dSMingkai Hu
144a8d9758dSMingkai Hu #if defined(CONFIG_PCI)
145a8d9758dSMingkai Hu FT_FSL_PCI_SETUP;
146a8d9758dSMingkai Hu #endif
147a8d9758dSMingkai Hu
148a8d9758dSMingkai Hu fdt_fixup_memory(blob, (u64)base, (u64)size);
149a8d9758dSMingkai Hu if (cpu->soc_ver == SVR_C291)
150a8d9758dSMingkai Hu fdt_del_sec(blob, 1);
151a8d9758dSMingkai Hu else if (cpu->soc_ver == SVR_C292)
152a8d9758dSMingkai Hu fdt_del_sec(blob, 2);
153e895a4b0SSimon Glass
154e895a4b0SSimon Glass return 0;
155a8d9758dSMingkai Hu }
156a8d9758dSMingkai Hu #endif
157