xref: /rk3399_rockchip-uboot/board/freescale/bsc9132qds/spl_minimal.c (revision f15ea6e1d67782a1626d4a4922b6c20e380085e5)
183e0c2bbSPrabhakar Kushwaha /*
283e0c2bbSPrabhakar Kushwaha  * Copyright 2013 Freescale Semiconductor, Inc.
383e0c2bbSPrabhakar Kushwaha  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
583e0c2bbSPrabhakar Kushwaha  */
683e0c2bbSPrabhakar Kushwaha 
783e0c2bbSPrabhakar Kushwaha #include <common.h>
883e0c2bbSPrabhakar Kushwaha #include <ns16550.h>
983e0c2bbSPrabhakar Kushwaha #include <asm/io.h>
1083e0c2bbSPrabhakar Kushwaha #include <nand.h>
1183e0c2bbSPrabhakar Kushwaha #include <linux/compiler.h>
1283e0c2bbSPrabhakar Kushwaha #include <asm/fsl_law.h>
135614e71bSYork Sun #include <fsl_ddr_sdram.h>
1483e0c2bbSPrabhakar Kushwaha #include <asm/global_data.h>
1583e0c2bbSPrabhakar Kushwaha 
1683e0c2bbSPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
1783e0c2bbSPrabhakar Kushwaha 
sdram_init(void)1883e0c2bbSPrabhakar Kushwaha static void sdram_init(void)
1983e0c2bbSPrabhakar Kushwaha {
20*9a17eb5bSYork Sun 	struct ccsr_ddr __iomem *ddr =
21*9a17eb5bSYork Sun 		(struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
2283e0c2bbSPrabhakar Kushwaha #if CONFIG_DDR_CLK_FREQ == 100000000
2383e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds);
2483e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config);
2583e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CONTROL_800 | SDRAM_CFG_32_BE, &ddr->sdram_cfg);
2683e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CONTROL_2_800, &ddr->sdram_cfg_2);
2783e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init);
2883e0c2bbSPrabhakar Kushwaha 
2983e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_3_800, &ddr->timing_cfg_3);
3083e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_0_800, &ddr->timing_cfg_0);
3183e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_1_800, &ddr->timing_cfg_1);
3283e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_2_800, &ddr->timing_cfg_2);
3383e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_MODE_1_800, &ddr->sdram_mode);
3483e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_MODE_2_800, &ddr->sdram_mode_2);
3583e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_INTERVAL_800, &ddr->sdram_interval);
3683e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CLK_CTRL_800, &ddr->sdram_clk_cntl);
3783e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_WRLVL_CONTROL_800, &ddr->ddr_wrlvl_cntl);
3883e0c2bbSPrabhakar Kushwaha 
3983e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_4_800, &ddr->timing_cfg_4);
4083e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_5_800, &ddr->timing_cfg_5);
4183e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_ZQ_CONTROL, &ddr->ddr_zq_cntl);
4283e0c2bbSPrabhakar Kushwaha #elif CONFIG_DDR_CLK_FREQ == 133000000
4383e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds);
4483e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config);
4583e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CONTROL_1333 | SDRAM_CFG_32_BE, &ddr->sdram_cfg);
4683e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CONTROL_2_1333, &ddr->sdram_cfg_2);
4783e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init);
4883e0c2bbSPrabhakar Kushwaha 
4983e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_3_1333, &ddr->timing_cfg_3);
5083e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_0_1333, &ddr->timing_cfg_0);
5183e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_1_1333, &ddr->timing_cfg_1);
5283e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_2_1333, &ddr->timing_cfg_2);
5383e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_MODE_1_1333, &ddr->sdram_mode);
5483e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_MODE_2_1333, &ddr->sdram_mode_2);
5583e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_INTERVAL_1333, &ddr->sdram_interval);
5683e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_CLK_CTRL_1333, &ddr->sdram_clk_cntl);
5783e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_WRLVL_CONTROL_1333, &ddr->ddr_wrlvl_cntl);
5883e0c2bbSPrabhakar Kushwaha 
5983e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_4_1333, &ddr->timing_cfg_4);
6083e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_TIMING_5_1333, &ddr->timing_cfg_5);
6183e0c2bbSPrabhakar Kushwaha 	__raw_writel(CONFIG_SYS_DDR_ZQ_CONTROL, &ddr->ddr_zq_cntl);
6283e0c2bbSPrabhakar Kushwaha #else
6383e0c2bbSPrabhakar Kushwaha 	puts("Not a valid DDR Freq Found! Please Reset\n");
6483e0c2bbSPrabhakar Kushwaha #endif
6583e0c2bbSPrabhakar Kushwaha 	asm volatile("sync;isync");
6683e0c2bbSPrabhakar Kushwaha 	udelay(500);
6783e0c2bbSPrabhakar Kushwaha 
6883e0c2bbSPrabhakar Kushwaha 	/* Let the controller go */
6983e0c2bbSPrabhakar Kushwaha 	out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN);
7083e0c2bbSPrabhakar Kushwaha 
7183e0c2bbSPrabhakar Kushwaha 	set_next_law(CONFIG_SYS_NAND_DDR_LAW, LAW_SIZE_1G, LAW_TRGT_IF_DDR_1);
7283e0c2bbSPrabhakar Kushwaha }
7383e0c2bbSPrabhakar Kushwaha 
board_init_f(ulong bootflag)7483e0c2bbSPrabhakar Kushwaha void board_init_f(ulong bootflag)
7583e0c2bbSPrabhakar Kushwaha {
7683e0c2bbSPrabhakar Kushwaha 	u32 plat_ratio;
7783e0c2bbSPrabhakar Kushwaha 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
7883e0c2bbSPrabhakar Kushwaha 
7983e0c2bbSPrabhakar Kushwaha 	/* initialize selected port with appropriate baud rate */
8083e0c2bbSPrabhakar Kushwaha 	plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
8183e0c2bbSPrabhakar Kushwaha 	plat_ratio >>= 1;
8283e0c2bbSPrabhakar Kushwaha 	gd->bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
8383e0c2bbSPrabhakar Kushwaha 
8483e0c2bbSPrabhakar Kushwaha 	NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
8583e0c2bbSPrabhakar Kushwaha 		     gd->bus_clk / 16 / CONFIG_BAUDRATE);
8683e0c2bbSPrabhakar Kushwaha 
8783e0c2bbSPrabhakar Kushwaha 	puts("\nNAND boot... ");
8883e0c2bbSPrabhakar Kushwaha 
8983e0c2bbSPrabhakar Kushwaha 	/* Initialize the DDR3 */
9083e0c2bbSPrabhakar Kushwaha 	sdram_init();
9183e0c2bbSPrabhakar Kushwaha 
9283e0c2bbSPrabhakar Kushwaha 	/* copy code to RAM and jump to it - this should not return */
9383e0c2bbSPrabhakar Kushwaha 	/* NOTE - code has to be copied out of NAND buffer before
9483e0c2bbSPrabhakar Kushwaha 	 * other blocks can be read.
9583e0c2bbSPrabhakar Kushwaha 	 */
9683e0c2bbSPrabhakar Kushwaha 	relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
9783e0c2bbSPrabhakar Kushwaha }
9883e0c2bbSPrabhakar Kushwaha 
board_init_r(gd_t * gd,ulong dest_addr)9983e0c2bbSPrabhakar Kushwaha void board_init_r(gd_t *gd, ulong dest_addr)
10083e0c2bbSPrabhakar Kushwaha {
10183e0c2bbSPrabhakar Kushwaha 	nand_boot();
10283e0c2bbSPrabhakar Kushwaha }
10383e0c2bbSPrabhakar Kushwaha 
putc(char c)10483e0c2bbSPrabhakar Kushwaha void putc(char c)
10583e0c2bbSPrabhakar Kushwaha {
10683e0c2bbSPrabhakar Kushwaha 	if (c == '\n')
10783e0c2bbSPrabhakar Kushwaha 		NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r');
10883e0c2bbSPrabhakar Kushwaha 
10983e0c2bbSPrabhakar Kushwaha 	NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c);
11083e0c2bbSPrabhakar Kushwaha }
11183e0c2bbSPrabhakar Kushwaha 
puts(const char * str)11283e0c2bbSPrabhakar Kushwaha void puts(const char *str)
11383e0c2bbSPrabhakar Kushwaha {
11483e0c2bbSPrabhakar Kushwaha 	while (*str)
11583e0c2bbSPrabhakar Kushwaha 		putc(*str++);
11683e0c2bbSPrabhakar Kushwaha }
117