1f1593269SPrabhakar Kushwaha /*
2f1593269SPrabhakar Kushwaha * Copyright 2013 Freescale Semiconductor, Inc.
3f1593269SPrabhakar Kushwaha *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
5f1593269SPrabhakar Kushwaha */
6f1593269SPrabhakar Kushwaha
7f1593269SPrabhakar Kushwaha #include <common.h>
8f1593269SPrabhakar Kushwaha #include <ns16550.h>
9f1593269SPrabhakar Kushwaha #include <asm/io.h>
10f1593269SPrabhakar Kushwaha #include <nand.h>
11f1593269SPrabhakar Kushwaha #include <linux/compiler.h>
12f1593269SPrabhakar Kushwaha #include <asm/fsl_law.h>
135614e71bSYork Sun #include <fsl_ddr_sdram.h>
14f1593269SPrabhakar Kushwaha #include <asm/global_data.h>
15f1593269SPrabhakar Kushwaha
16f1593269SPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
17f1593269SPrabhakar Kushwaha
18f1593269SPrabhakar Kushwaha /*
19f1593269SPrabhakar Kushwaha * Fixed sdram init -- doesn't use serial presence detect.
20f1593269SPrabhakar Kushwaha */
sdram_init(void)21f1593269SPrabhakar Kushwaha static void sdram_init(void)
22f1593269SPrabhakar Kushwaha {
23*9a17eb5bSYork Sun struct ccsr_ddr __iomem *ddr =
24*9a17eb5bSYork Sun (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
25f1593269SPrabhakar Kushwaha
26f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds);
27f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config);
28f1593269SPrabhakar Kushwaha #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
29f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CS1_BNDS, &ddr->cs1_bnds);
30f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CS1_CONFIG, &ddr->cs1_config);
31f1593269SPrabhakar Kushwaha #endif
32f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_TIMING_3_800, &ddr->timing_cfg_3);
33f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_TIMING_0_800, &ddr->timing_cfg_0);
34f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_TIMING_1_800, &ddr->timing_cfg_1);
35f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_TIMING_2_800, &ddr->timing_cfg_2);
36f1593269SPrabhakar Kushwaha
37f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CONTROL_2, &ddr->sdram_cfg_2);
38f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_MODE_1_800, &ddr->sdram_mode);
39f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_MODE_2_800, &ddr->sdram_mode_2);
40f1593269SPrabhakar Kushwaha
41f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_INTERVAL_800, &ddr->sdram_interval);
42f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init);
43f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CLK_CTRL_800, &ddr->sdram_clk_cntl);
44f1593269SPrabhakar Kushwaha
45f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_WRLVL_CONTROL_800, &ddr->ddr_wrlvl_cntl);
46f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_TIMING_4, &ddr->timing_cfg_4);
47f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5);
48f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_ZQ_CONTROL, &ddr->ddr_zq_cntl);
49f1593269SPrabhakar Kushwaha
50f1593269SPrabhakar Kushwaha /* Set, but do not enable the memory */
51f1593269SPrabhakar Kushwaha __raw_writel(CONFIG_SYS_DDR_CONTROL & ~SDRAM_CFG_MEM_EN, &ddr->sdram_cfg);
52f1593269SPrabhakar Kushwaha
53f1593269SPrabhakar Kushwaha asm volatile("sync;isync");
54f1593269SPrabhakar Kushwaha udelay(500);
55f1593269SPrabhakar Kushwaha
56f1593269SPrabhakar Kushwaha /* Let the controller go */
57f1593269SPrabhakar Kushwaha out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN);
58f1593269SPrabhakar Kushwaha
59f1593269SPrabhakar Kushwaha set_next_law(CONFIG_SYS_NAND_DDR_LAW, LAW_SIZE_1G, LAW_TRGT_IF_DDR_1);
60f1593269SPrabhakar Kushwaha }
61f1593269SPrabhakar Kushwaha
board_init_f(ulong bootflag)62f1593269SPrabhakar Kushwaha void board_init_f(ulong bootflag)
63f1593269SPrabhakar Kushwaha {
64f1593269SPrabhakar Kushwaha u32 plat_ratio;
65f1593269SPrabhakar Kushwaha ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
66f1593269SPrabhakar Kushwaha
67f1593269SPrabhakar Kushwaha /* initialize selected port with appropriate baud rate */
68f1593269SPrabhakar Kushwaha plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
69f1593269SPrabhakar Kushwaha plat_ratio >>= 1;
70f1593269SPrabhakar Kushwaha gd->bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
71f1593269SPrabhakar Kushwaha
72f1593269SPrabhakar Kushwaha NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
73f1593269SPrabhakar Kushwaha gd->bus_clk / 16 / CONFIG_BAUDRATE);
74f1593269SPrabhakar Kushwaha
75f1593269SPrabhakar Kushwaha puts("\nNAND boot... ");
76f1593269SPrabhakar Kushwaha
77f1593269SPrabhakar Kushwaha /* Initialize the DDR3 */
78f1593269SPrabhakar Kushwaha sdram_init();
79f1593269SPrabhakar Kushwaha
80f1593269SPrabhakar Kushwaha /* copy code to RAM and jump to it - this should not return */
81f1593269SPrabhakar Kushwaha /* NOTE - code has to be copied out of NAND buffer before
82f1593269SPrabhakar Kushwaha * other blocks can be read.
83f1593269SPrabhakar Kushwaha */
84f1593269SPrabhakar Kushwaha relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
85f1593269SPrabhakar Kushwaha }
86f1593269SPrabhakar Kushwaha
board_init_r(gd_t * gd,ulong dest_addr)87f1593269SPrabhakar Kushwaha void board_init_r(gd_t *gd, ulong dest_addr)
88f1593269SPrabhakar Kushwaha {
89f1593269SPrabhakar Kushwaha nand_boot();
90f1593269SPrabhakar Kushwaha }
91f1593269SPrabhakar Kushwaha
putc(char c)92f1593269SPrabhakar Kushwaha void putc(char c)
93f1593269SPrabhakar Kushwaha {
94f1593269SPrabhakar Kushwaha if (c == '\n')
95f1593269SPrabhakar Kushwaha NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r');
96f1593269SPrabhakar Kushwaha
97f1593269SPrabhakar Kushwaha NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c);
98f1593269SPrabhakar Kushwaha }
99f1593269SPrabhakar Kushwaha
puts(const char * str)100f1593269SPrabhakar Kushwaha void puts(const char *str)
101f1593269SPrabhakar Kushwaha {
102f1593269SPrabhakar Kushwaha while (*str)
103f1593269SPrabhakar Kushwaha putc(*str++);
104f1593269SPrabhakar Kushwaha }
105