xref: /rk3399_rockchip-uboot/board/freescale/bsc9131rdb/ddr.c (revision f15ea6e1d67782a1626d4a4922b6c20e380085e5)
17530d341SPrabhakar Kushwaha /*
27530d341SPrabhakar Kushwaha  * Copyright 2011-2012 Freescale Semiconductor, Inc.
37530d341SPrabhakar Kushwaha  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
57530d341SPrabhakar Kushwaha  */
67530d341SPrabhakar Kushwaha 
77530d341SPrabhakar Kushwaha #include <common.h>
87530d341SPrabhakar Kushwaha #include <asm/mmu.h>
97530d341SPrabhakar Kushwaha #include <asm/immap_85xx.h>
107530d341SPrabhakar Kushwaha #include <asm/processor.h>
11*5614e71bSYork Sun #include <fsl_ddr_sdram.h>
12*5614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
137530d341SPrabhakar Kushwaha #include <asm/io.h>
147530d341SPrabhakar Kushwaha #include <asm/fsl_law.h>
157530d341SPrabhakar Kushwaha 
167530d341SPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
177530d341SPrabhakar Kushwaha 
187530d341SPrabhakar Kushwaha #ifndef CONFIG_SYS_DDR_RAW_TIMING
197530d341SPrabhakar Kushwaha #define CONFIG_SYS_DRAM_SIZE	1024
207530d341SPrabhakar Kushwaha 
217530d341SPrabhakar Kushwaha fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
227530d341SPrabhakar Kushwaha 	.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
237530d341SPrabhakar Kushwaha 	.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
247530d341SPrabhakar Kushwaha 	.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
257530d341SPrabhakar Kushwaha 	.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
267530d341SPrabhakar Kushwaha 	.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
277530d341SPrabhakar Kushwaha 	.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
287530d341SPrabhakar Kushwaha 	.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
297530d341SPrabhakar Kushwaha 	.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
307530d341SPrabhakar Kushwaha 	.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
317530d341SPrabhakar Kushwaha 	.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
327530d341SPrabhakar Kushwaha 	.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
337530d341SPrabhakar Kushwaha 	.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
347530d341SPrabhakar Kushwaha 	.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
357530d341SPrabhakar Kushwaha 	.ddr_data_init = CONFIG_MEM_INIT_VALUE,
367530d341SPrabhakar Kushwaha 	.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
377530d341SPrabhakar Kushwaha 	.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
387530d341SPrabhakar Kushwaha 	.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
397530d341SPrabhakar Kushwaha 	.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
407530d341SPrabhakar Kushwaha 	.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
417530d341SPrabhakar Kushwaha 	.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
427530d341SPrabhakar Kushwaha 	.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
437530d341SPrabhakar Kushwaha 	.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
447530d341SPrabhakar Kushwaha 	.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
457530d341SPrabhakar Kushwaha 	.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
467530d341SPrabhakar Kushwaha };
477530d341SPrabhakar Kushwaha 
487530d341SPrabhakar Kushwaha fixed_ddr_parm_t fixed_ddr_parm_0[] = {
497530d341SPrabhakar Kushwaha 	{750, 850, &ddr_cfg_regs_800},
507530d341SPrabhakar Kushwaha 	{0, 0, NULL}
517530d341SPrabhakar Kushwaha };
527530d341SPrabhakar Kushwaha 
get_sdram_size(void)537530d341SPrabhakar Kushwaha unsigned long get_sdram_size(void)
547530d341SPrabhakar Kushwaha {
557530d341SPrabhakar Kushwaha 	return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DRAM_SIZE);
567530d341SPrabhakar Kushwaha }
577530d341SPrabhakar Kushwaha 
587530d341SPrabhakar Kushwaha /*
597530d341SPrabhakar Kushwaha  * Fixed sdram init -- doesn't use serial presence detect.
607530d341SPrabhakar Kushwaha  */
fixed_sdram(void)617530d341SPrabhakar Kushwaha phys_size_t fixed_sdram(void)
627530d341SPrabhakar Kushwaha {
637530d341SPrabhakar Kushwaha 	int i;
647530d341SPrabhakar Kushwaha 	char buf[32];
657530d341SPrabhakar Kushwaha 	fsl_ddr_cfg_regs_t ddr_cfg_regs;
667530d341SPrabhakar Kushwaha 	phys_size_t ddr_size;
677530d341SPrabhakar Kushwaha 	ulong ddr_freq, ddr_freq_mhz;
687530d341SPrabhakar Kushwaha 
697530d341SPrabhakar Kushwaha 	ddr_freq = get_ddr_freq(0);
707530d341SPrabhakar Kushwaha 	ddr_freq_mhz = ddr_freq / 1000000;
717530d341SPrabhakar Kushwaha 
727530d341SPrabhakar Kushwaha 	printf("Configuring DDR for %s MT/s data rate\n",
737530d341SPrabhakar Kushwaha 				strmhz(buf, ddr_freq));
747530d341SPrabhakar Kushwaha 
757530d341SPrabhakar Kushwaha 	for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
767530d341SPrabhakar Kushwaha 		if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
777530d341SPrabhakar Kushwaha 		   (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
787530d341SPrabhakar Kushwaha 			memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
797530d341SPrabhakar Kushwaha 							sizeof(ddr_cfg_regs));
807530d341SPrabhakar Kushwaha 			break;
817530d341SPrabhakar Kushwaha 		}
827530d341SPrabhakar Kushwaha 	}
837530d341SPrabhakar Kushwaha 
847530d341SPrabhakar Kushwaha 	if (fixed_ddr_parm_0[i].max_freq == 0) {
857530d341SPrabhakar Kushwaha 		panic("Unsupported DDR data rate %s MT/s data rate\n",
867530d341SPrabhakar Kushwaha 					strmhz(buf, ddr_freq));
877530d341SPrabhakar Kushwaha 	}
887530d341SPrabhakar Kushwaha 
897530d341SPrabhakar Kushwaha 	ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
90c63e1370SYork Sun 	fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
917530d341SPrabhakar Kushwaha 
927530d341SPrabhakar Kushwaha 	if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
937530d341SPrabhakar Kushwaha 					LAW_TRGT_IF_DDR_1) < 0) {
947530d341SPrabhakar Kushwaha 		printf("ERROR setting Local Access Windows for DDR\n");
957530d341SPrabhakar Kushwaha 		return 0;
967530d341SPrabhakar Kushwaha 	}
977530d341SPrabhakar Kushwaha 
987530d341SPrabhakar Kushwaha 	return ddr_size;
997530d341SPrabhakar Kushwaha }
1007530d341SPrabhakar Kushwaha 
1017530d341SPrabhakar Kushwaha #else /* CONFIG_SYS_DDR_RAW_TIMING */
1027530d341SPrabhakar Kushwaha /* Micron MT41J256M8HX-15E */
1037530d341SPrabhakar Kushwaha dimm_params_t ddr_raw_timing = {
1047530d341SPrabhakar Kushwaha 	.n_ranks = 1,
1057530d341SPrabhakar Kushwaha 	.rank_density = 1073741824u,
1067530d341SPrabhakar Kushwaha 	.capacity = 1073741824u,
1077530d341SPrabhakar Kushwaha 	.primary_sdram_width = 32,
1087530d341SPrabhakar Kushwaha 	.ec_sdram_width = 0,
1097530d341SPrabhakar Kushwaha 	.registered_dimm = 0,
1107530d341SPrabhakar Kushwaha 	.mirrored_dimm = 0,
1117530d341SPrabhakar Kushwaha 	.n_row_addr = 15,
1127530d341SPrabhakar Kushwaha 	.n_col_addr = 10,
1137530d341SPrabhakar Kushwaha 	.n_banks_per_sdram_device = 8,
1147530d341SPrabhakar Kushwaha 	.edc_config = 0,
1157530d341SPrabhakar Kushwaha 	.burst_lengths_bitmask = 0x0c,
1167530d341SPrabhakar Kushwaha 
1170dd38a35SPriyanka Jain 	.tckmin_x_ps = 1870,
1180dd38a35SPriyanka Jain 	.caslat_x = 0x1e << 4,	/* 5,6,7,8 */
1190dd38a35SPriyanka Jain 	.taa_ps = 13125,
1200dd38a35SPriyanka Jain 	.twr_ps = 15000,
1210dd38a35SPriyanka Jain 	.trcd_ps = 13125,
1220dd38a35SPriyanka Jain 	.trrd_ps = 7500,
1230dd38a35SPriyanka Jain 	.trp_ps = 13125,
1240dd38a35SPriyanka Jain 	.tras_ps = 37500,
1250dd38a35SPriyanka Jain 	.trc_ps = 50625,
1260dd38a35SPriyanka Jain 	.trfc_ps = 160000,
1270dd38a35SPriyanka Jain 	.twtr_ps = 7500,
1280dd38a35SPriyanka Jain 	.trtp_ps = 7500,
1297530d341SPrabhakar Kushwaha 	.refresh_rate_ps = 7800000,
1300dd38a35SPriyanka Jain 	.tfaw_ps = 37500,
1317530d341SPrabhakar Kushwaha };
1327530d341SPrabhakar Kushwaha 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)1337530d341SPrabhakar Kushwaha int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
1347530d341SPrabhakar Kushwaha 		unsigned int controller_number,
1357530d341SPrabhakar Kushwaha 		unsigned int dimm_number)
1367530d341SPrabhakar Kushwaha {
1377530d341SPrabhakar Kushwaha 	const char dimm_model[] = "Fixed DDR on board";
1387530d341SPrabhakar Kushwaha 
1397530d341SPrabhakar Kushwaha 	if ((controller_number == 0) && (dimm_number == 0)) {
1407530d341SPrabhakar Kushwaha 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
1417530d341SPrabhakar Kushwaha 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
1427530d341SPrabhakar Kushwaha 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
1437530d341SPrabhakar Kushwaha 	}
1447530d341SPrabhakar Kushwaha 
1457530d341SPrabhakar Kushwaha 	return 0;
1467530d341SPrabhakar Kushwaha }
1477530d341SPrabhakar Kushwaha 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)1487530d341SPrabhakar Kushwaha void fsl_ddr_board_options(memctl_options_t *popts,
1497530d341SPrabhakar Kushwaha 				dimm_params_t *pdimm,
1507530d341SPrabhakar Kushwaha 				unsigned int ctrl_num)
1517530d341SPrabhakar Kushwaha {
1527530d341SPrabhakar Kushwaha 	int i;
1537530d341SPrabhakar Kushwaha 	popts->clk_adjust = 6;
1547530d341SPrabhakar Kushwaha 	popts->cpo_override = 0x1f;
1557530d341SPrabhakar Kushwaha 	popts->write_data_delay = 2;
1567530d341SPrabhakar Kushwaha 	popts->half_strength_driver_enable = 1;
1577530d341SPrabhakar Kushwaha 	/* Write leveling override */
1587530d341SPrabhakar Kushwaha 	popts->wrlvl_en = 1;
1597530d341SPrabhakar Kushwaha 	popts->wrlvl_override = 1;
1607530d341SPrabhakar Kushwaha 	popts->wrlvl_sample = 0xf;
1617530d341SPrabhakar Kushwaha 	popts->wrlvl_start = 0x8;
1627530d341SPrabhakar Kushwaha 	popts->trwt_override = 1;
1637530d341SPrabhakar Kushwaha 	popts->trwt = 0;
1647530d341SPrabhakar Kushwaha 
1657530d341SPrabhakar Kushwaha 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1667530d341SPrabhakar Kushwaha 		popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
1677530d341SPrabhakar Kushwaha 		popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
1687530d341SPrabhakar Kushwaha 	}
1697530d341SPrabhakar Kushwaha }
1707530d341SPrabhakar Kushwaha 
1717530d341SPrabhakar Kushwaha #endif /* CONFIG_SYS_DDR_RAW_TIMING */
172