xref: /rk3399_rockchip-uboot/board/esd/vme8349/vme8349.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
1c2e49f70SReinhard Arlt /*
2c2e49f70SReinhard Arlt  * vme8349.c -- esd VME8349 board support
3c2e49f70SReinhard Arlt  *
4c2e49f70SReinhard Arlt  * Copyright (c) 2008-2009 esd gmbh.
5c2e49f70SReinhard Arlt  *
6c2e49f70SReinhard Arlt  * (C) Copyright 2006
7c2e49f70SReinhard Arlt  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8c2e49f70SReinhard Arlt  *
9c2e49f70SReinhard Arlt  * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
10c2e49f70SReinhard Arlt  * Based on board/mpc8349emds/mpc8349emds.c (and previous 834x releases.)
11c2e49f70SReinhard Arlt  *
121a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
13c2e49f70SReinhard Arlt  */
14c2e49f70SReinhard Arlt 
15c2e49f70SReinhard Arlt #include <common.h>
16c2e49f70SReinhard Arlt #include <ioports.h>
17c2e49f70SReinhard Arlt #include <mpc83xx.h>
18c2e49f70SReinhard Arlt #include <asm/mpc8349_pci.h>
19c2e49f70SReinhard Arlt #if defined(CONFIG_OF_LIBFDT)
20*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
21c2e49f70SReinhard Arlt #endif
22c2e49f70SReinhard Arlt #include <asm/io.h>
23c2e49f70SReinhard Arlt #include <asm/mmu.h>
241dee9be6SReinhard Arlt #include <spd.h>
251dee9be6SReinhard Arlt #include <spd_sdram.h>
261dee9be6SReinhard Arlt #include <i2c.h>
271dee9be6SReinhard Arlt #include <netdev.h>
28c2e49f70SReinhard Arlt 
29088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR;
30088454cdSSimon Glass 
31c2e49f70SReinhard Arlt void ddr_enable_ecc(unsigned int dram_size);
32c2e49f70SReinhard Arlt 
dram_init(void)33f1683aa7SSimon Glass int dram_init(void)
34c2e49f70SReinhard Arlt {
35c2e49f70SReinhard Arlt 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
36c2e49f70SReinhard Arlt 	u32 msize = 0;
37c2e49f70SReinhard Arlt 
38c2e49f70SReinhard Arlt 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
39088454cdSSimon Glass 		return -ENXIO;
40c2e49f70SReinhard Arlt 
411dee9be6SReinhard Arlt 	/* DDR SDRAM - Main memory */
42c2e49f70SReinhard Arlt 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
43c2e49f70SReinhard Arlt 
441dee9be6SReinhard Arlt 	msize = spd_sdram();
45c2e49f70SReinhard Arlt 
46c2e49f70SReinhard Arlt #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
47c2e49f70SReinhard Arlt 	/*
48c2e49f70SReinhard Arlt 	 * Initialize and enable DDR ECC.
49c2e49f70SReinhard Arlt 	 */
50c2e49f70SReinhard Arlt 	ddr_enable_ecc(msize * 1024 * 1024);
51c2e49f70SReinhard Arlt #endif
52c2e49f70SReinhard Arlt 
53c2e49f70SReinhard Arlt 	/* Now check memory size (after ECC is initialized) */
54c2e49f70SReinhard Arlt 	msize = get_ram_size(0, msize);
55c2e49f70SReinhard Arlt 
56c2e49f70SReinhard Arlt 	/* return total bus SDRAM size(bytes)  -- DDR */
57088454cdSSimon Glass 	gd->ram_size = msize * 1024 * 1024;
58088454cdSSimon Glass 
59088454cdSSimon Glass 	return 0;
60c2e49f70SReinhard Arlt }
61c2e49f70SReinhard Arlt 
checkboard(void)62c2e49f70SReinhard Arlt int checkboard(void)
63c2e49f70SReinhard Arlt {
641dee9be6SReinhard Arlt #ifdef VME_CADDY2
651dee9be6SReinhard Arlt 	puts("Board: esd VME-CADDY/2\n");
661dee9be6SReinhard Arlt #else
671dee9be6SReinhard Arlt 	puts("Board: esd VME-CPU/8349\n");
681dee9be6SReinhard Arlt #endif
69c2e49f70SReinhard Arlt 
70c2e49f70SReinhard Arlt 	return 0;
71c2e49f70SReinhard Arlt }
72c2e49f70SReinhard Arlt 
731dee9be6SReinhard Arlt #ifdef VME_CADDY2
board_eth_init(bd_t * bis)741dee9be6SReinhard Arlt int board_eth_init(bd_t *bis)
751dee9be6SReinhard Arlt {
761dee9be6SReinhard Arlt 	return pci_eth_init(bis);
771dee9be6SReinhard Arlt }
781dee9be6SReinhard Arlt #endif
791dee9be6SReinhard Arlt 
80c2e49f70SReinhard Arlt #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)81e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
82c2e49f70SReinhard Arlt {
83c2e49f70SReinhard Arlt 	ft_cpu_setup(blob, bd);
841dee9be6SReinhard Arlt 
85c2e49f70SReinhard Arlt #ifdef CONFIG_PCI
86c2e49f70SReinhard Arlt 	ft_pci_setup(blob, bd);
87c2e49f70SReinhard Arlt #endif
88e895a4b0SSimon Glass 
89e895a4b0SSimon Glass 	return 0;
90c2e49f70SReinhard Arlt }
91c2e49f70SReinhard Arlt #endif
921dee9be6SReinhard Arlt 
misc_init_r()931dee9be6SReinhard Arlt int misc_init_r()
941dee9be6SReinhard Arlt {
951dee9be6SReinhard Arlt 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
961dee9be6SReinhard Arlt 
97f51cdaf1SBecky Bruce 	clrsetbits_be32(&im->im_lbc.lcrr, LBCR_LDIS, 0);
981dee9be6SReinhard Arlt 
991dee9be6SReinhard Arlt 	return 0;
1001dee9be6SReinhard Arlt }
1011dee9be6SReinhard Arlt 
1021dee9be6SReinhard Arlt /*
1031dee9be6SReinhard Arlt  * Provide SPD values for spd_sdram(). Both boards (VME-CADDY/2
1041dee9be6SReinhard Arlt  * and VME-CADDY/2) have different SDRAM configurations.
1051dee9be6SReinhard Arlt  */
1061dee9be6SReinhard Arlt #ifdef VME_CADDY2
1071dee9be6SReinhard Arlt #define SMALL_RAM	0xff
1081dee9be6SReinhard Arlt #define LARGE_RAM	0x00
1091dee9be6SReinhard Arlt #else
1101dee9be6SReinhard Arlt #define SMALL_RAM	0x00
1111dee9be6SReinhard Arlt #define LARGE_RAM	0xff
1121dee9be6SReinhard Arlt #endif
1131dee9be6SReinhard Arlt 
1141dee9be6SReinhard Arlt #define SPD_VAL(a, b)	(((a) & SMALL_RAM) | ((b) & LARGE_RAM))
1151dee9be6SReinhard Arlt 
1161dee9be6SReinhard Arlt static spd_eeprom_t default_spd_eeprom = {
1171dee9be6SReinhard Arlt 	SPD_VAL(0x80, 0x80),	/* 00 use 128 Bytes */
1181dee9be6SReinhard Arlt 	SPD_VAL(0x07, 0x07),	/* 01 use 128 Bytes */
1191dee9be6SReinhard Arlt 	SPD_MEMTYPE_DDR2,	/* 02 type is DDR2 */
1201dee9be6SReinhard Arlt 	SPD_VAL(0x0d, 0x0d),	/* 03 rows: 13 */
1211dee9be6SReinhard Arlt 	SPD_VAL(0x09, 0x0a),	/* 04 cols:  9 / 10 */
1221dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 05 */
1231dee9be6SReinhard Arlt 	SPD_VAL(0x40, 0x40),	/* 06 */
1241dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 07 */
1251dee9be6SReinhard Arlt 	SPD_VAL(0x05, 0x05),	/* 08 */
1261dee9be6SReinhard Arlt 	SPD_VAL(0x30, 0x30),	/* 09 */
1271dee9be6SReinhard Arlt 	SPD_VAL(0x45, 0x45),	/* 10 */
1281dee9be6SReinhard Arlt 	SPD_VAL(0x02, 0x02),	/* 11 ecc used */
1291dee9be6SReinhard Arlt 	SPD_VAL(0x82, 0x82),	/* 12 */
1301dee9be6SReinhard Arlt 	SPD_VAL(0x10, 0x10),	/* 13 */
1311dee9be6SReinhard Arlt 	SPD_VAL(0x08, 0x08),	/* 14 */
1321dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 15 */
1331dee9be6SReinhard Arlt 	SPD_VAL(0x0c, 0x0c),	/* 16 */
1341dee9be6SReinhard Arlt 	SPD_VAL(0x04, 0x08),	/* 17 banks: 4 / 8 */
1351dee9be6SReinhard Arlt 	SPD_VAL(0x38, 0x38),	/* 18 */
1361dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 19 */
1371dee9be6SReinhard Arlt 	SPD_VAL(0x02, 0x02),	/* 20 */
1381dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 21 */
1391dee9be6SReinhard Arlt 	SPD_VAL(0x03, 0x03),	/* 22 */
1401dee9be6SReinhard Arlt 	SPD_VAL(0x3d, 0x3d),	/* 23 */
1411dee9be6SReinhard Arlt 	SPD_VAL(0x45, 0x45),	/* 24 */
1421dee9be6SReinhard Arlt 	SPD_VAL(0x50, 0x50),	/* 25 */
1431dee9be6SReinhard Arlt 	SPD_VAL(0x45, 0x45),	/* 26 */
1441dee9be6SReinhard Arlt 	SPD_VAL(0x3c, 0x3c),	/* 27 */
1451dee9be6SReinhard Arlt 	SPD_VAL(0x28, 0x28),	/* 28 */
1461dee9be6SReinhard Arlt 	SPD_VAL(0x3c, 0x3c),	/* 29 */
1471dee9be6SReinhard Arlt 	SPD_VAL(0x2d, 0x2d),	/* 30 */
1481dee9be6SReinhard Arlt 	SPD_VAL(0x20, 0x80),	/* 31 */
1491dee9be6SReinhard Arlt 	SPD_VAL(0x20, 0x20),	/* 32 */
1501dee9be6SReinhard Arlt 	SPD_VAL(0x27, 0x27),	/* 33 */
1511dee9be6SReinhard Arlt 	SPD_VAL(0x10, 0x10),	/* 34 */
1521dee9be6SReinhard Arlt 	SPD_VAL(0x17, 0x17),	/* 35 */
1531dee9be6SReinhard Arlt 	SPD_VAL(0x3c, 0x3c),	/* 36 */
1541dee9be6SReinhard Arlt 	SPD_VAL(0x1e, 0x1e),	/* 37 */
1551dee9be6SReinhard Arlt 	SPD_VAL(0x1e, 0x1e),	/* 38 */
1561dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 39 */
1571dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x06),	/* 40 */
1581dee9be6SReinhard Arlt 	SPD_VAL(0x37, 0x37),	/* 41 */
1591dee9be6SReinhard Arlt 	SPD_VAL(0x4b, 0x7f),	/* 42 */
1601dee9be6SReinhard Arlt 	SPD_VAL(0x80, 0x80),	/* 43 */
1611dee9be6SReinhard Arlt 	SPD_VAL(0x18, 0x18),	/* 44 */
1621dee9be6SReinhard Arlt 	SPD_VAL(0x22, 0x22),	/* 45 */
1631dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 46 */
1641dee9be6SReinhard Arlt 	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1651dee9be6SReinhard Arlt 	SPD_VAL(0x10, 0x10),	/* 62 */
1661dee9be6SReinhard Arlt 	SPD_VAL(0x7e, 0x1d),	/* 63 */
1671dee9be6SReinhard Arlt 	{ 'e', 's', 'd', '-', 'g', 'm', 'b', 'h' },
1681dee9be6SReinhard Arlt 	SPD_VAL(0x00, 0x00),	/* 72 */
1691dee9be6SReinhard Arlt #ifdef VME_CADDY2
1701dee9be6SReinhard Arlt 	{ "vme-caddy/2 ram   " }
1711dee9be6SReinhard Arlt #else
1721dee9be6SReinhard Arlt 	{ "vme-cpu/2 ram     " }
1731dee9be6SReinhard Arlt #endif
1741dee9be6SReinhard Arlt };
1751dee9be6SReinhard Arlt 
vme8349_read_spd(uchar chip,uint addr,int alen,uchar * buffer,int len)1761dee9be6SReinhard Arlt int vme8349_read_spd(uchar chip, uint addr, int alen, uchar *buffer, int len)
1771dee9be6SReinhard Arlt {
17800f792e0SHeiko Schocher 	int old_bus = i2c_get_bus_num();
1791dee9be6SReinhard Arlt 	unsigned int l, sum;
1801dee9be6SReinhard Arlt 	int valid = 0;
1811dee9be6SReinhard Arlt 
18200f792e0SHeiko Schocher 	i2c_set_bus_num(0);
1831dee9be6SReinhard Arlt 
1841dee9be6SReinhard Arlt 	if (i2c_read(chip, addr, alen, buffer, len) == 0)
1851dee9be6SReinhard Arlt 		if (memcmp(&buffer[64], &default_spd_eeprom.mid[0], 8) == 0) {
1861dee9be6SReinhard Arlt 			sum = 0;
1871dee9be6SReinhard Arlt 			for (l = 0; l < 63; l++)
1881dee9be6SReinhard Arlt 				sum = (sum + buffer[l]) & 0xff;
1891dee9be6SReinhard Arlt 			if (sum == buffer[63])
1901dee9be6SReinhard Arlt 				valid = 1;
1911dee9be6SReinhard Arlt 			else
1921dee9be6SReinhard Arlt 				printf("Invalid checksum in EEPROM %02x %02x\n",
1931dee9be6SReinhard Arlt 				       sum, buffer[63]);
1941dee9be6SReinhard Arlt 		}
1951dee9be6SReinhard Arlt 
1961dee9be6SReinhard Arlt 	if (valid == 0) {
1971dee9be6SReinhard Arlt 		memcpy(buffer, (void *)&default_spd_eeprom, len);
1981dee9be6SReinhard Arlt 		sum = 0;
1991dee9be6SReinhard Arlt 		for (l = 0; l < 63; l++)
2001dee9be6SReinhard Arlt 			sum = (sum + buffer[l]) & 0xff;
2011dee9be6SReinhard Arlt 		if (sum != buffer[63])
2021dee9be6SReinhard Arlt 			printf("Invalid checksum in FLASH %02x %02x\n",
2031dee9be6SReinhard Arlt 			       sum, buffer[63]);
2041dee9be6SReinhard Arlt 		buffer[63] = sum;
2051dee9be6SReinhard Arlt 	}
2061dee9be6SReinhard Arlt 
20700f792e0SHeiko Schocher 	i2c_set_bus_num(old_bus);
2081dee9be6SReinhard Arlt 
2091dee9be6SReinhard Arlt 	return 0;
2101dee9be6SReinhard Arlt }
211