1e9dfa1e1SJagan Teki /*
2e9dfa1e1SJagan Teki * Copyright (C) 2016 Amarula Solutions B.V.
3e9dfa1e1SJagan Teki * Copyright (C) 2016 Engicam S.r.l.
4e9dfa1e1SJagan Teki * Author: Jagan Teki <jagan@amarulasolutions.com>
5e9dfa1e1SJagan Teki *
6e9dfa1e1SJagan Teki * SPDX-License-Identifier: GPL-2.0+
7e9dfa1e1SJagan Teki */
8e9dfa1e1SJagan Teki
9e9dfa1e1SJagan Teki #include <common.h>
100dd259a1SJagan Teki #include <mmc.h>
11e9dfa1e1SJagan Teki
12e9dfa1e1SJagan Teki #include <asm/io.h>
13e9dfa1e1SJagan Teki #include <asm/gpio.h>
14e9dfa1e1SJagan Teki #include <linux/sizes.h>
15e9dfa1e1SJagan Teki
16e9dfa1e1SJagan Teki #include <asm/arch/clock.h>
17e9dfa1e1SJagan Teki #include <asm/arch/crm_regs.h>
18e9dfa1e1SJagan Teki #include <asm/arch/iomux.h>
19e9dfa1e1SJagan Teki #include <asm/arch/mx6-pins.h>
20e9dfa1e1SJagan Teki #include <asm/arch/sys_proto.h>
21552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
22e9dfa1e1SJagan Teki
23ac880e77SJagan Teki #include "../common/board.h"
24ac880e77SJagan Teki
25e9dfa1e1SJagan Teki DECLARE_GLOBAL_DATA_PTR;
26e9dfa1e1SJagan Teki
276788a7e4SJagan Teki #ifdef CONFIG_NAND_MXS
286788a7e4SJagan Teki
296788a7e4SJagan Teki #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
306788a7e4SJagan Teki #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
316788a7e4SJagan Teki PAD_CTL_SRE_FAST)
326788a7e4SJagan Teki #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
336788a7e4SJagan Teki
346788a7e4SJagan Teki static iomux_v3_cfg_t const nand_pads[] = {
35534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
36534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
37534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
38534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
39534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
40534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
41534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
42534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
43534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
44534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
45534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
46534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
47534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
48534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
49534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
506788a7e4SJagan Teki };
516788a7e4SJagan Teki
setup_gpmi_nand(void)52ac880e77SJagan Teki void setup_gpmi_nand(void)
536788a7e4SJagan Teki {
546788a7e4SJagan Teki struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
556788a7e4SJagan Teki
566788a7e4SJagan Teki /* config gpmi nand iomux */
57534bf2ccSJagan Teki SETUP_IOMUX_PADS(nand_pads);
586788a7e4SJagan Teki
596788a7e4SJagan Teki clrbits_le32(&mxc_ccm->CCGR4,
606788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
616788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
626788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
636788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
646788a7e4SJagan Teki MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
656788a7e4SJagan Teki
666788a7e4SJagan Teki /*
676788a7e4SJagan Teki * config gpmi and bch clock to 100 MHz
686788a7e4SJagan Teki * bch/gpmi select PLL2 PFD2 400M
696788a7e4SJagan Teki * 100M = 400M / 4
706788a7e4SJagan Teki */
716788a7e4SJagan Teki clrbits_le32(&mxc_ccm->cscmr1,
726788a7e4SJagan Teki MXC_CCM_CSCMR1_BCH_CLK_SEL |
736788a7e4SJagan Teki MXC_CCM_CSCMR1_GPMI_CLK_SEL);
746788a7e4SJagan Teki clrsetbits_le32(&mxc_ccm->cscdr1,
756788a7e4SJagan Teki MXC_CCM_CSCDR1_BCH_PODF_MASK |
766788a7e4SJagan Teki MXC_CCM_CSCDR1_GPMI_PODF_MASK,
776788a7e4SJagan Teki (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
786788a7e4SJagan Teki (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
796788a7e4SJagan Teki
806788a7e4SJagan Teki /* enable gpmi and bch clock gating */
816788a7e4SJagan Teki setbits_le32(&mxc_ccm->CCGR4,
826788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
836788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
846788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
856788a7e4SJagan Teki MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
866788a7e4SJagan Teki MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
876788a7e4SJagan Teki
886788a7e4SJagan Teki /* enable apbh clock gating */
896788a7e4SJagan Teki setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
906788a7e4SJagan Teki }
916788a7e4SJagan Teki #endif /* CONFIG_NAND_MXS */
926788a7e4SJagan Teki
930dd259a1SJagan Teki #ifdef CONFIG_ENV_IS_IN_MMC
board_mmc_get_env_dev(int devno)94e9685967SJagan Teki int board_mmc_get_env_dev(int devno)
95e9685967SJagan Teki {
96e9685967SJagan Teki /* dev 0 for SD/eSD, dev 1 for MMC/eMMC */
97e9685967SJagan Teki return (devno == 0) ? 0 : 1;
98e9685967SJagan Teki }
990dd259a1SJagan Teki #endif
1000dd259a1SJagan Teki
setenv_fdt_file(void)101f9247569SJagan Teki void setenv_fdt_file(void)
1022e2a8dc6SJagan Teki {
1036f1f3f59SJagan Teki if (is_mx6ul()) {
1046f1f3f59SJagan Teki #ifdef CONFIG_ENV_IS_IN_MMC
105*382bee57SSimon Glass env_set("fdt_file", "imx6ul-isiot-emmc.dtb");
1066f1f3f59SJagan Teki #else
107*382bee57SSimon Glass env_set("fdt_file", "imx6ul-isiot-nand.dtb");
1086f1f3f59SJagan Teki #endif
1096f1f3f59SJagan Teki }
1102e2a8dc6SJagan Teki }
1112e2a8dc6SJagan Teki
112e9dfa1e1SJagan Teki #ifdef CONFIG_SPL_BUILD
113e9dfa1e1SJagan Teki #include <spl.h>
114e9dfa1e1SJagan Teki
115e9dfa1e1SJagan Teki /* MMC board initialization is needed till adding DM support in SPL */
116e9dfa1e1SJagan Teki #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
117e9dfa1e1SJagan Teki #include <mmc.h>
118e9dfa1e1SJagan Teki #include <fsl_esdhc.h>
119e9dfa1e1SJagan Teki
120e9dfa1e1SJagan Teki #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
121e9dfa1e1SJagan Teki PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
122e9dfa1e1SJagan Teki PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
123e9dfa1e1SJagan Teki
124e9dfa1e1SJagan Teki static iomux_v3_cfg_t const usdhc1_pads[] = {
125534bf2ccSJagan Teki IOMUX_PADS(PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
126534bf2ccSJagan Teki IOMUX_PADS(PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
127534bf2ccSJagan Teki IOMUX_PADS(PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
128534bf2ccSJagan Teki IOMUX_PADS(PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
129534bf2ccSJagan Teki IOMUX_PADS(PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
130534bf2ccSJagan Teki IOMUX_PADS(PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
131e9dfa1e1SJagan Teki
132e9dfa1e1SJagan Teki /* VSELECT */
133534bf2ccSJagan Teki IOMUX_PADS(PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
134e9dfa1e1SJagan Teki /* CD */
135534bf2ccSJagan Teki IOMUX_PADS(PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL)),
136e9dfa1e1SJagan Teki /* RST_B */
137534bf2ccSJagan Teki IOMUX_PADS(PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
138e9dfa1e1SJagan Teki };
139e9dfa1e1SJagan Teki
1407cf22dc8SJagan Teki static iomux_v3_cfg_t const usdhc2_pads[] = {
141534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_ALE__USDHC2_RESET_B | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
142534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
143534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
144534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
145534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
146534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
147534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
148534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
149534bf2ccSJagan Teki IOMUX_PADS(PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
1507cf22dc8SJagan Teki };
151e9dfa1e1SJagan Teki
1527cf22dc8SJagan Teki #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 19)
1537cf22dc8SJagan Teki #define USDHC2_CD_GPIO IMX_GPIO_NR(4, 5)
1547cf22dc8SJagan Teki
1557cf22dc8SJagan Teki struct fsl_esdhc_cfg usdhc_cfg[2] = {
156e9dfa1e1SJagan Teki {USDHC1_BASE_ADDR, 0, 4},
1577cf22dc8SJagan Teki {USDHC2_BASE_ADDR, 0, 8},
158e9dfa1e1SJagan Teki };
159e9dfa1e1SJagan Teki
board_mmc_getcd(struct mmc * mmc)160e9dfa1e1SJagan Teki int board_mmc_getcd(struct mmc *mmc)
161e9dfa1e1SJagan Teki {
162e9dfa1e1SJagan Teki struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
163e9dfa1e1SJagan Teki int ret = 0;
164e9dfa1e1SJagan Teki
165e9dfa1e1SJagan Teki switch (cfg->esdhc_base) {
166e9dfa1e1SJagan Teki case USDHC1_BASE_ADDR:
167e9dfa1e1SJagan Teki ret = !gpio_get_value(USDHC1_CD_GPIO);
168e9dfa1e1SJagan Teki break;
1697cf22dc8SJagan Teki case USDHC2_BASE_ADDR:
1707cf22dc8SJagan Teki ret = !gpio_get_value(USDHC2_CD_GPIO);
1717cf22dc8SJagan Teki break;
172e9dfa1e1SJagan Teki }
173e9dfa1e1SJagan Teki
174e9dfa1e1SJagan Teki return ret;
175e9dfa1e1SJagan Teki }
176e9dfa1e1SJagan Teki
board_mmc_init(bd_t * bis)177e9dfa1e1SJagan Teki int board_mmc_init(bd_t *bis)
178e9dfa1e1SJagan Teki {
179e9dfa1e1SJagan Teki int i, ret;
180e9dfa1e1SJagan Teki
181e9dfa1e1SJagan Teki /*
182e9dfa1e1SJagan Teki * According to the board_mmc_init() the following map is done:
183e9dfa1e1SJagan Teki * (U-boot device node) (Physical Port)
184e9dfa1e1SJagan Teki * mmc0 USDHC1
1857cf22dc8SJagan Teki * mmc1 USDHC2
186e9dfa1e1SJagan Teki */
187e9dfa1e1SJagan Teki for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
188e9dfa1e1SJagan Teki switch (i) {
189e9dfa1e1SJagan Teki case 0:
190534bf2ccSJagan Teki SETUP_IOMUX_PADS(usdhc1_pads);
191e9dfa1e1SJagan Teki gpio_direction_input(USDHC1_CD_GPIO);
192e9dfa1e1SJagan Teki usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
193e9dfa1e1SJagan Teki break;
1947cf22dc8SJagan Teki case 1:
195534bf2ccSJagan Teki SETUP_IOMUX_PADS(usdhc2_pads);
1967cf22dc8SJagan Teki gpio_direction_input(USDHC2_CD_GPIO);
1977cf22dc8SJagan Teki usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
1987cf22dc8SJagan Teki break;
199e9dfa1e1SJagan Teki default:
200e9dfa1e1SJagan Teki printf("Warning - USDHC%d controller not supporting\n",
201e9dfa1e1SJagan Teki i + 1);
202e9dfa1e1SJagan Teki return 0;
203e9dfa1e1SJagan Teki }
204e9dfa1e1SJagan Teki
205e9dfa1e1SJagan Teki ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
206e9dfa1e1SJagan Teki if (ret) {
207e9dfa1e1SJagan Teki printf("Warning: failed to initialize mmc dev %d\n", i);
208e9dfa1e1SJagan Teki return ret;
209e9dfa1e1SJagan Teki }
210e9dfa1e1SJagan Teki }
211e9dfa1e1SJagan Teki
212e9dfa1e1SJagan Teki return 0;
213e9dfa1e1SJagan Teki }
214cde5aa37SJagan Teki
215cde5aa37SJagan Teki #ifdef CONFIG_ENV_IS_IN_MMC
board_boot_order(u32 * spl_boot_list)216cde5aa37SJagan Teki void board_boot_order(u32 *spl_boot_list)
217cde5aa37SJagan Teki {
218cde5aa37SJagan Teki u32 bmode = imx6_src_get_boot_mode();
219cde5aa37SJagan Teki u8 boot_dev = BOOT_DEVICE_MMC1;
220cde5aa37SJagan Teki
221cde5aa37SJagan Teki switch ((bmode & IMX6_BMODE_MASK) >> IMX6_BMODE_SHIFT) {
222cde5aa37SJagan Teki case IMX6_BMODE_SD:
223cde5aa37SJagan Teki case IMX6_BMODE_ESD:
224cde5aa37SJagan Teki /* SD/eSD - BOOT_DEVICE_MMC1 */
225cde5aa37SJagan Teki break;
226cde5aa37SJagan Teki case IMX6_BMODE_MMC:
227cde5aa37SJagan Teki case IMX6_BMODE_EMMC:
228cde5aa37SJagan Teki /* MMC/eMMC */
229cde5aa37SJagan Teki boot_dev = BOOT_DEVICE_MMC2;
230cde5aa37SJagan Teki break;
231cde5aa37SJagan Teki default:
232cde5aa37SJagan Teki /* Default - BOOT_DEVICE_MMC1 */
233cde5aa37SJagan Teki printf("Wrong board boot order\n");
234cde5aa37SJagan Teki break;
235cde5aa37SJagan Teki }
236cde5aa37SJagan Teki
237cde5aa37SJagan Teki spl_boot_list[0] = boot_dev;
238cde5aa37SJagan Teki }
239cde5aa37SJagan Teki #endif
240e9dfa1e1SJagan Teki #endif /* CONFIG_FSL_ESDHC */
241e9dfa1e1SJagan Teki #endif /* CONFIG_SPL_BUILD */
242