xref: /rk3399_rockchip-uboot/board/engicam/icorem6/icorem6.c (revision 382bee57f19b4454e2015bc19a010bc2d0ab9337)
1f4b7532fSJagan Teki /*
2f4b7532fSJagan Teki  * Copyright (C) 2016 Amarula Solutions B.V.
3f4b7532fSJagan Teki  * Copyright (C) 2016 Engicam S.r.l.
4f4b7532fSJagan Teki  * Author: Jagan Teki <jagan@amarulasolutions.com>
5f4b7532fSJagan Teki  *
6f4b7532fSJagan Teki  * SPDX-License-Identifier:	GPL-2.0+
7f4b7532fSJagan Teki  */
8f4b7532fSJagan Teki 
9f4b7532fSJagan Teki #include <common.h>
104bbd4059SJagan Teki #include <mmc.h>
11f4b7532fSJagan Teki 
12f4b7532fSJagan Teki #include <asm/io.h>
13f4b7532fSJagan Teki #include <asm/gpio.h>
14f4b7532fSJagan Teki #include <linux/sizes.h>
15f4b7532fSJagan Teki 
16f4b7532fSJagan Teki #include <asm/arch/clock.h>
1758413366SJagan Teki #include <asm/arch/crm_regs.h>
18f4b7532fSJagan Teki #include <asm/arch/iomux.h>
19f4b7532fSJagan Teki #include <asm/arch/mx6-pins.h>
20f4b7532fSJagan Teki #include <asm/arch/sys_proto.h>
21552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
22552a848eSStefano Babic #include <asm/mach-imx/video.h>
23f4b7532fSJagan Teki 
24ac880e77SJagan Teki #include "../common/board.h"
25ac880e77SJagan Teki 
26f4b7532fSJagan Teki DECLARE_GLOBAL_DATA_PTR;
27f4b7532fSJagan Teki 
28023ff2f7SJagan Teki #ifdef CONFIG_NAND_MXS
29023ff2f7SJagan Teki 
30023ff2f7SJagan Teki #define GPMI_PAD_CTRL0	(PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
31023ff2f7SJagan Teki #define GPMI_PAD_CTRL1	(PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
32023ff2f7SJagan Teki 			PAD_CTL_SRE_FAST)
33023ff2f7SJagan Teki #define GPMI_PAD_CTRL2	(GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
34023ff2f7SJagan Teki 
35023ff2f7SJagan Teki iomux_v3_cfg_t gpmi_pads[] = {
36023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
37023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
38023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
39023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL0)),
40023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
41023ff2f7SJagan Teki 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
42023ff2f7SJagan Teki 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
43023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
44023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
45023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
46023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
47023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
48023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
49023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
50023ff2f7SJagan Teki 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
51023ff2f7SJagan Teki };
52023ff2f7SJagan Teki 
setup_gpmi_nand(void)53ac880e77SJagan Teki void setup_gpmi_nand(void)
54023ff2f7SJagan Teki {
55023ff2f7SJagan Teki 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
56023ff2f7SJagan Teki 
57023ff2f7SJagan Teki 	/* config gpmi nand iomux */
58023ff2f7SJagan Teki 	SETUP_IOMUX_PADS(gpmi_pads);
59023ff2f7SJagan Teki 
60023ff2f7SJagan Teki 	/* gate ENFC_CLK_ROOT clock first,before clk source switch */
61023ff2f7SJagan Teki 	clrbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
62023ff2f7SJagan Teki 
63023ff2f7SJagan Teki 	/* config gpmi and bch clock to 100 MHz */
64023ff2f7SJagan Teki 	clrsetbits_le32(&mxc_ccm->cs2cdr,
65023ff2f7SJagan Teki 			MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
66023ff2f7SJagan Teki 			MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
67023ff2f7SJagan Teki 			MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
68023ff2f7SJagan Teki 			MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
69023ff2f7SJagan Teki 			MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
70023ff2f7SJagan Teki 			MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
71023ff2f7SJagan Teki 
72023ff2f7SJagan Teki 	/* enable ENFC_CLK_ROOT clock */
73023ff2f7SJagan Teki 	setbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
74023ff2f7SJagan Teki 
75023ff2f7SJagan Teki 	/* enable gpmi and bch clock gating */
76023ff2f7SJagan Teki 	setbits_le32(&mxc_ccm->CCGR4,
77023ff2f7SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
78023ff2f7SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
79023ff2f7SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
80023ff2f7SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
81023ff2f7SJagan Teki 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
82023ff2f7SJagan Teki 
83023ff2f7SJagan Teki 	/* enable apbh clock gating */
84023ff2f7SJagan Teki 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
85023ff2f7SJagan Teki }
86023ff2f7SJagan Teki #endif
87023ff2f7SJagan Teki 
88ca7463c9SJagan Teki #if defined(CONFIG_VIDEO_IPUV3)
89ca7463c9SJagan Teki static iomux_v3_cfg_t const rgb_pads[] = {
90ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
91ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15),
92ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02),
93ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03),
94ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
95ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
96ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
97ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
98ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
99ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
100ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
101ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
102ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
103ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
104ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
105ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
106ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
107ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
108ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
109ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
110ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
111ca7463c9SJagan Teki 	IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
112ca7463c9SJagan Teki };
113ca7463c9SJagan Teki 
enable_rgb(struct display_info_t const * dev)114ca7463c9SJagan Teki static void enable_rgb(struct display_info_t const *dev)
115ca7463c9SJagan Teki {
116ca7463c9SJagan Teki 	SETUP_IOMUX_PADS(rgb_pads);
117ca7463c9SJagan Teki }
118ca7463c9SJagan Teki 
119ca7463c9SJagan Teki struct display_info_t const displays[] = {
120ca7463c9SJagan Teki 	{
121ca7463c9SJagan Teki 		.bus	= -1,
122ca7463c9SJagan Teki 		.addr	= 0,
123ca7463c9SJagan Teki 		.pixfmt	= IPU_PIX_FMT_RGB666,
124ca7463c9SJagan Teki 		.detect	= NULL,
125ca7463c9SJagan Teki 		.enable	= enable_rgb,
126ca7463c9SJagan Teki 		.mode	= {
127ca7463c9SJagan Teki 			.name           = "Amp-WD",
128ca7463c9SJagan Teki 			.refresh        = 60,
129ca7463c9SJagan Teki 			.xres           = 800,
130ca7463c9SJagan Teki 			.yres           = 480,
131ca7463c9SJagan Teki 			.pixclock       = 30000,
132ca7463c9SJagan Teki 			.left_margin    = 30,
133ca7463c9SJagan Teki 			.right_margin   = 30,
134ca7463c9SJagan Teki 			.upper_margin   = 5,
135ca7463c9SJagan Teki 			.lower_margin   = 5,
136ca7463c9SJagan Teki 			.hsync_len      = 64,
137ca7463c9SJagan Teki 			.vsync_len      = 20,
138ca7463c9SJagan Teki 			.sync           = FB_SYNC_EXT,
139ca7463c9SJagan Teki 			.vmode          = FB_VMODE_NONINTERLACED
140ca7463c9SJagan Teki 		}
141ca7463c9SJagan Teki 	},
142ca7463c9SJagan Teki };
143ca7463c9SJagan Teki 
144ca7463c9SJagan Teki size_t display_count = ARRAY_SIZE(displays);
145ca7463c9SJagan Teki 
setup_display(void)146ac880e77SJagan Teki void setup_display(void)
147ca7463c9SJagan Teki {
148ca7463c9SJagan Teki 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
149ca7463c9SJagan Teki 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
150ca7463c9SJagan Teki 	int reg;
151ca7463c9SJagan Teki 
152ca7463c9SJagan Teki 	enable_ipu_clock();
153ca7463c9SJagan Teki 
154ca7463c9SJagan Teki 	/* Turn on LDB0,IPU,IPU DI0 clocks */
155ca7463c9SJagan Teki 	reg = __raw_readl(&mxc_ccm->CCGR3);
156ca7463c9SJagan Teki 	reg |=  (MXC_CCM_CCGR3_LDB_DI0_MASK | 0xffff);
157ca7463c9SJagan Teki 	writel(reg, &mxc_ccm->CCGR3);
158ca7463c9SJagan Teki 
159ca7463c9SJagan Teki 	/* set LDB0, LDB1 clk select to 011/011 */
160ca7463c9SJagan Teki 	reg = readl(&mxc_ccm->cs2cdr);
161ca7463c9SJagan Teki 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK |
162ca7463c9SJagan Teki 		MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
163ca7463c9SJagan Teki 	reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET) |
164ca7463c9SJagan Teki 		(3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
165ca7463c9SJagan Teki 	writel(reg, &mxc_ccm->cs2cdr);
166ca7463c9SJagan Teki 
167ca7463c9SJagan Teki 	reg = readl(&mxc_ccm->cscmr2);
168ca7463c9SJagan Teki 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
169ca7463c9SJagan Teki 	writel(reg, &mxc_ccm->cscmr2);
170ca7463c9SJagan Teki 
171ca7463c9SJagan Teki 	reg = readl(&mxc_ccm->chsccdr);
172ca7463c9SJagan Teki 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0 <<
173ca7463c9SJagan Teki 		MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
174ca7463c9SJagan Teki 	writel(reg, &mxc_ccm->chsccdr);
175ca7463c9SJagan Teki 
176ca7463c9SJagan Teki 	reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
177ca7463c9SJagan Teki 		IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH |
178ca7463c9SJagan Teki 		IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
179ca7463c9SJagan Teki 		IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
180ca7463c9SJagan Teki 		IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT |
181ca7463c9SJagan Teki 		IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
182ca7463c9SJagan Teki 		IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT |
183ca7463c9SJagan Teki 		IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED |
184ca7463c9SJagan Teki 		IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
185ca7463c9SJagan Teki 	writel(reg, &iomux->gpr[2]);
186ca7463c9SJagan Teki 
187ca7463c9SJagan Teki 	reg = readl(&iomux->gpr[3]);
188ca7463c9SJagan Teki 	reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK) |
189ca7463c9SJagan Teki 		(IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
190ca7463c9SJagan Teki 		IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
191ca7463c9SJagan Teki 	writel(reg, &iomux->gpr[3]);
192ca7463c9SJagan Teki }
193ca7463c9SJagan Teki #endif /* CONFIG_VIDEO_IPUV3 */
194ca7463c9SJagan Teki 
setenv_fdt_file(void)195f9247569SJagan Teki void setenv_fdt_file(void)
19698f56610SJagan Teki {
1976f1f3f59SJagan Teki 	if (is_mx6dq())
198*382bee57SSimon Glass 		env_set("fdt_file", "imx6q-icore.dtb");
1996f1f3f59SJagan Teki 	else if(is_mx6dl() || is_mx6solo())
200*382bee57SSimon Glass 		env_set("fdt_file", "imx6dl-icore.dtb");
20198f56610SJagan Teki }
20298f56610SJagan Teki 
203f4b7532fSJagan Teki #ifdef CONFIG_SPL_BUILD
204f160c5c8SJagan Teki /* MMC board initialization is needed till adding DM support in SPL */
205f160c5c8SJagan Teki #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
206f160c5c8SJagan Teki #include <mmc.h>
207f160c5c8SJagan Teki #include <fsl_esdhc.h>
208f160c5c8SJagan Teki 
209f160c5c8SJagan Teki #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |             \
210f160c5c8SJagan Teki 	PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |               \
211f160c5c8SJagan Teki 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
212f160c5c8SJagan Teki 
213f160c5c8SJagan Teki static iomux_v3_cfg_t const usdhc1_pads[] = {
214f160c5c8SJagan Teki 	IOMUX_PADS(PAD_SD1_CLK__SD1_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
215f160c5c8SJagan Teki 	IOMUX_PADS(PAD_SD1_CMD__SD1_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
216f160c5c8SJagan Teki 	IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
217f160c5c8SJagan Teki 	IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
218f160c5c8SJagan Teki 	IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
219f160c5c8SJagan Teki 	IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
220f160c5c8SJagan Teki 	IOMUX_PADS(PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NO_PAD_CTRL)),/* CD */
221f160c5c8SJagan Teki };
222f160c5c8SJagan Teki 
223f160c5c8SJagan Teki #define USDHC1_CD_GPIO	IMX_GPIO_NR(1, 1)
224f160c5c8SJagan Teki 
225f160c5c8SJagan Teki struct fsl_esdhc_cfg usdhc_cfg[1] = {
226f160c5c8SJagan Teki 	{USDHC1_BASE_ADDR, 0, 4},
227f160c5c8SJagan Teki };
228f160c5c8SJagan Teki 
board_mmc_getcd(struct mmc * mmc)229f160c5c8SJagan Teki int board_mmc_getcd(struct mmc *mmc)
230f160c5c8SJagan Teki {
231f160c5c8SJagan Teki 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
232f160c5c8SJagan Teki 	int ret = 0;
233f160c5c8SJagan Teki 
234f160c5c8SJagan Teki 	switch (cfg->esdhc_base) {
235f160c5c8SJagan Teki 	case USDHC1_BASE_ADDR:
236f160c5c8SJagan Teki 		ret = !gpio_get_value(USDHC1_CD_GPIO);
237f160c5c8SJagan Teki 		break;
238f160c5c8SJagan Teki 	}
239f160c5c8SJagan Teki 
240f160c5c8SJagan Teki 	return ret;
241f160c5c8SJagan Teki }
242f160c5c8SJagan Teki 
board_mmc_init(bd_t * bis)243f160c5c8SJagan Teki int board_mmc_init(bd_t *bis)
244f160c5c8SJagan Teki {
245f160c5c8SJagan Teki 	int i, ret;
246f160c5c8SJagan Teki 
247f160c5c8SJagan Teki 	/*
248f160c5c8SJagan Teki 	* According to the board_mmc_init() the following map is done:
249f160c5c8SJagan Teki 	* (U-boot device node)    (Physical Port)
250f160c5c8SJagan Teki 	* mmc0				USDHC1
251f160c5c8SJagan Teki 	*/
252f160c5c8SJagan Teki 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
253f160c5c8SJagan Teki 		switch (i) {
254f160c5c8SJagan Teki 		case 0:
255f160c5c8SJagan Teki 			SETUP_IOMUX_PADS(usdhc1_pads);
256f160c5c8SJagan Teki 			gpio_direction_input(USDHC1_CD_GPIO);
257f160c5c8SJagan Teki 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
258f160c5c8SJagan Teki 			break;
259f160c5c8SJagan Teki 		default:
260f160c5c8SJagan Teki 			printf("Warning - USDHC%d controller not supporting\n",
261f160c5c8SJagan Teki 			       i + 1);
262f160c5c8SJagan Teki 			return 0;
263f160c5c8SJagan Teki 		}
264f160c5c8SJagan Teki 
265f160c5c8SJagan Teki 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
266f160c5c8SJagan Teki 		if (ret) {
267f160c5c8SJagan Teki 			printf("Warning: failed to initialize mmc dev %d\n", i);
268f160c5c8SJagan Teki 			return ret;
269f160c5c8SJagan Teki 		}
270f160c5c8SJagan Teki 	}
271f160c5c8SJagan Teki 
272f160c5c8SJagan Teki 	return 0;
273f160c5c8SJagan Teki }
274f160c5c8SJagan Teki #endif
275f160c5c8SJagan Teki 
276bc1fe900SJagan Teki #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)277bc1fe900SJagan Teki int board_fit_config_name_match(const char *name)
278bc1fe900SJagan Teki {
279bc1fe900SJagan Teki 	if (is_mx6dq() && !strcmp(name, "imx6q-icore"))
280bc1fe900SJagan Teki 		return 0;
281bc1fe900SJagan Teki 	else if ((is_mx6dl() || is_mx6solo()) && !strcmp(name, "imx6dl-icore"))
282bc1fe900SJagan Teki 		return 0;
283bc1fe900SJagan Teki 	else
284bc1fe900SJagan Teki 		return -1;
285bc1fe900SJagan Teki }
286bc1fe900SJagan Teki #endif
287d8de3c73SJagan Teki #endif /* CONFIG_SPL_BUILD */
288