13cbeb0f0SEric Benard /*
23cbeb0f0SEric Benard * Copyright (C) 2014 Eukréa Electromatique
33cbeb0f0SEric Benard * Author: Eric Bénard <eric@eukrea.com>
43cbeb0f0SEric Benard * Fabio Estevam <fabio.estevam@freescale.com>
53cbeb0f0SEric Benard * Jon Nettleton <jon.nettleton@gmail.com>
63cbeb0f0SEric Benard *
73cbeb0f0SEric Benard * based on sabresd.c which is :
83cbeb0f0SEric Benard * Copyright (C) 2012 Freescale Semiconductor, Inc.
93cbeb0f0SEric Benard * and on hummingboard.c which is :
103cbeb0f0SEric Benard * Copyright (C) 2013 SolidRun ltd.
113cbeb0f0SEric Benard * Copyright (C) 2013 Jon Nettleton <jon.nettleton@gmail.com>.
123cbeb0f0SEric Benard *
133cbeb0f0SEric Benard * SPDX-License-Identifier: GPL-2.0+
143cbeb0f0SEric Benard */
153cbeb0f0SEric Benard
163cbeb0f0SEric Benard #include <asm/arch/clock.h>
173cbeb0f0SEric Benard #include <asm/arch/sys_proto.h>
183cbeb0f0SEric Benard #include <asm/arch/imx-regs.h>
193cbeb0f0SEric Benard #include <asm/arch/iomux.h>
203cbeb0f0SEric Benard #include <asm/arch/mx6-pins.h>
211221ce45SMasahiro Yamada #include <linux/errno.h>
223cbeb0f0SEric Benard #include <asm/gpio.h>
23*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
24*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
25*552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
26*552a848eSStefano Babic #include <asm/mach-imx/spi.h>
27*552a848eSStefano Babic #include <asm/mach-imx/video.h>
283cbeb0f0SEric Benard #include <i2c.h>
293cbeb0f0SEric Benard #include <mmc.h>
303cbeb0f0SEric Benard #include <fsl_esdhc.h>
313cbeb0f0SEric Benard #include <miiphy.h>
323cbeb0f0SEric Benard #include <netdev.h>
333cbeb0f0SEric Benard #include <asm/arch/mxc_hdmi.h>
343cbeb0f0SEric Benard #include <asm/arch/crm_regs.h>
353cbeb0f0SEric Benard #include <linux/fb.h>
363cbeb0f0SEric Benard #include <ipu_pixfmt.h>
373cbeb0f0SEric Benard #include <asm/io.h>
383cbeb0f0SEric Benard #include <asm/arch/sys_proto.h>
393cbeb0f0SEric Benard DECLARE_GLOBAL_DATA_PTR;
403cbeb0f0SEric Benard
413cbeb0f0SEric Benard #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
423cbeb0f0SEric Benard PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
433cbeb0f0SEric Benard PAD_CTL_SRE_FAST | PAD_CTL_HYS)
443cbeb0f0SEric Benard
453cbeb0f0SEric Benard #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
463cbeb0f0SEric Benard PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
473cbeb0f0SEric Benard PAD_CTL_SRE_FAST | PAD_CTL_HYS)
483cbeb0f0SEric Benard
493cbeb0f0SEric Benard #define USDHC_PAD_CLK_CTRL (PAD_CTL_SPEED_LOW | \
503cbeb0f0SEric Benard PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | \
513cbeb0f0SEric Benard PAD_CTL_HYS)
523cbeb0f0SEric Benard
533cbeb0f0SEric Benard #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
543cbeb0f0SEric Benard PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
553cbeb0f0SEric Benard
563cbeb0f0SEric Benard #define ENET_PAD_CTRL_PD (PAD_CTL_PUS_100K_DOWN | \
573cbeb0f0SEric Benard PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
583cbeb0f0SEric Benard
593cbeb0f0SEric Benard #define ENET_PAD_CTRL_CLK ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \
603cbeb0f0SEric Benard PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
613cbeb0f0SEric Benard
623cbeb0f0SEric Benard #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
633cbeb0f0SEric Benard PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
643cbeb0f0SEric Benard PAD_CTL_ODE | PAD_CTL_SRE_FAST)
653cbeb0f0SEric Benard
663cbeb0f0SEric Benard #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
673cbeb0f0SEric Benard PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
683cbeb0f0SEric Benard
693cbeb0f0SEric Benard static int board_type = -1;
703cbeb0f0SEric Benard #define BOARD_IS_MARSBOARD 0
713cbeb0f0SEric Benard #define BOARD_IS_RIOTBOARD 1
723cbeb0f0SEric Benard
dram_init(void)733cbeb0f0SEric Benard int dram_init(void)
743cbeb0f0SEric Benard {
753cbeb0f0SEric Benard gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
763cbeb0f0SEric Benard
773cbeb0f0SEric Benard return 0;
783cbeb0f0SEric Benard }
793cbeb0f0SEric Benard
803cbeb0f0SEric Benard static iomux_v3_cfg_t const uart2_pads[] = {
813cbeb0f0SEric Benard MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
823cbeb0f0SEric Benard MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
833cbeb0f0SEric Benard };
843cbeb0f0SEric Benard
setup_iomux_uart(void)853cbeb0f0SEric Benard static void setup_iomux_uart(void)
863cbeb0f0SEric Benard {
873cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
883cbeb0f0SEric Benard }
893cbeb0f0SEric Benard
903cbeb0f0SEric Benard iomux_v3_cfg_t const enet_pads[] = {
913cbeb0f0SEric Benard MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
923cbeb0f0SEric Benard MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
933cbeb0f0SEric Benard /* GPIO16 -> AR8035 25MHz */
943cbeb0f0SEric Benard MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(NO_PAD_CTRL),
953cbeb0f0SEric Benard MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(NO_PAD_CTRL),
963cbeb0f0SEric Benard MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
973cbeb0f0SEric Benard MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
983cbeb0f0SEric Benard MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
993cbeb0f0SEric Benard MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1003cbeb0f0SEric Benard MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
1013cbeb0f0SEric Benard /* AR8035 CLK_25M --> ENET_REF_CLK (V22) */
1023cbeb0f0SEric Benard MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL_CLK),
1033cbeb0f0SEric Benard MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
1043cbeb0f0SEric Benard MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
1053cbeb0f0SEric Benard MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
1063cbeb0f0SEric Benard MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1073cbeb0f0SEric Benard MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1083cbeb0f0SEric Benard MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
1093cbeb0f0SEric Benard /* AR8035 PHY Reset */
1103cbeb0f0SEric Benard MX6_PAD_EIM_D31__GPIO3_IO31 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
1113cbeb0f0SEric Benard /* AR8035 PHY Interrupt */
1123cbeb0f0SEric Benard MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1133cbeb0f0SEric Benard };
1143cbeb0f0SEric Benard
setup_iomux_enet(void)1153cbeb0f0SEric Benard static void setup_iomux_enet(void)
1163cbeb0f0SEric Benard {
1173cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
1183cbeb0f0SEric Benard
1193cbeb0f0SEric Benard /* Reset AR8035 PHY */
1203cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(3, 31) , 0);
1213cbeb0f0SEric Benard mdelay(2);
1223cbeb0f0SEric Benard gpio_set_value(IMX_GPIO_NR(3, 31), 1);
1233cbeb0f0SEric Benard }
1243cbeb0f0SEric Benard
mx6_rgmii_rework(struct phy_device * phydev)1253cbeb0f0SEric Benard int mx6_rgmii_rework(struct phy_device *phydev)
1263cbeb0f0SEric Benard {
1273cbeb0f0SEric Benard /* from linux/arch/arm/mach-imx/mach-imx6q.c :
1283cbeb0f0SEric Benard * Ar803x phy SmartEEE feature cause link status generates glitch,
1293cbeb0f0SEric Benard * which cause ethernet link down/up issue, so disable SmartEEE
1303cbeb0f0SEric Benard */
1313cbeb0f0SEric Benard phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
1323cbeb0f0SEric Benard phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
1333cbeb0f0SEric Benard phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
1343cbeb0f0SEric Benard
1353cbeb0f0SEric Benard return 0;
1363cbeb0f0SEric Benard }
1373cbeb0f0SEric Benard
board_phy_config(struct phy_device * phydev)1383cbeb0f0SEric Benard int board_phy_config(struct phy_device *phydev)
1393cbeb0f0SEric Benard {
1403cbeb0f0SEric Benard mx6_rgmii_rework(phydev);
1413cbeb0f0SEric Benard
1423cbeb0f0SEric Benard if (phydev->drv->config)
1433cbeb0f0SEric Benard phydev->drv->config(phydev);
1443cbeb0f0SEric Benard
1453cbeb0f0SEric Benard return 0;
1463cbeb0f0SEric Benard }
1473cbeb0f0SEric Benard
1483cbeb0f0SEric Benard iomux_v3_cfg_t const usdhc2_pads[] = {
1493cbeb0f0SEric Benard MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CLK_CTRL),
1503cbeb0f0SEric Benard MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1513cbeb0f0SEric Benard MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1523cbeb0f0SEric Benard MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1533cbeb0f0SEric Benard MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1543cbeb0f0SEric Benard MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1553cbeb0f0SEric Benard MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* WP */
1563cbeb0f0SEric Benard MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
1573cbeb0f0SEric Benard };
1583cbeb0f0SEric Benard
1593cbeb0f0SEric Benard iomux_v3_cfg_t const usdhc3_pads[] = {
1603cbeb0f0SEric Benard MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CLK_CTRL),
1613cbeb0f0SEric Benard MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1623cbeb0f0SEric Benard MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1633cbeb0f0SEric Benard MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1643cbeb0f0SEric Benard MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1653cbeb0f0SEric Benard MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1663cbeb0f0SEric Benard };
1673cbeb0f0SEric Benard
1683cbeb0f0SEric Benard iomux_v3_cfg_t const riotboard_usdhc3_pads[] = {
1693cbeb0f0SEric Benard MX6_PAD_SD3_DAT4__GPIO7_IO01 | MUX_PAD_CTRL(NO_PAD_CTRL), /* WP */
1703cbeb0f0SEric Benard MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
1713cbeb0f0SEric Benard };
1723cbeb0f0SEric Benard
1733cbeb0f0SEric Benard iomux_v3_cfg_t const usdhc4_pads[] = {
1743cbeb0f0SEric Benard MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CLK_CTRL),
1753cbeb0f0SEric Benard MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1763cbeb0f0SEric Benard MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1773cbeb0f0SEric Benard MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1783cbeb0f0SEric Benard MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1793cbeb0f0SEric Benard MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1803cbeb0f0SEric Benard /* eMMC RST */
1813cbeb0f0SEric Benard MX6_PAD_NANDF_ALE__GPIO6_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL),
1823cbeb0f0SEric Benard };
1833cbeb0f0SEric Benard
1843cbeb0f0SEric Benard #ifdef CONFIG_FSL_ESDHC
1853cbeb0f0SEric Benard struct fsl_esdhc_cfg usdhc_cfg[3] = {
1863cbeb0f0SEric Benard {USDHC2_BASE_ADDR},
1873cbeb0f0SEric Benard {USDHC3_BASE_ADDR},
1883cbeb0f0SEric Benard {USDHC4_BASE_ADDR},
1893cbeb0f0SEric Benard };
1903cbeb0f0SEric Benard
1913cbeb0f0SEric Benard #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
1923cbeb0f0SEric Benard #define USDHC3_CD_GPIO IMX_GPIO_NR(7, 0)
1933cbeb0f0SEric Benard
board_mmc_getcd(struct mmc * mmc)1943cbeb0f0SEric Benard int board_mmc_getcd(struct mmc *mmc)
1953cbeb0f0SEric Benard {
1963cbeb0f0SEric Benard struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
1973cbeb0f0SEric Benard int ret = 0;
1983cbeb0f0SEric Benard
1993cbeb0f0SEric Benard switch (cfg->esdhc_base) {
2003cbeb0f0SEric Benard case USDHC2_BASE_ADDR:
2013cbeb0f0SEric Benard ret = !gpio_get_value(USDHC2_CD_GPIO);
2023cbeb0f0SEric Benard break;
2033cbeb0f0SEric Benard case USDHC3_BASE_ADDR:
2043cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD)
2053cbeb0f0SEric Benard ret = !gpio_get_value(USDHC3_CD_GPIO);
2063cbeb0f0SEric Benard else if (board_type == BOARD_IS_MARSBOARD)
2073cbeb0f0SEric Benard ret = 1; /* eMMC/uSDHC3 is always present */
2083cbeb0f0SEric Benard break;
2093cbeb0f0SEric Benard case USDHC4_BASE_ADDR:
2103cbeb0f0SEric Benard ret = 1; /* eMMC/uSDHC4 is always present */
2113cbeb0f0SEric Benard break;
2123cbeb0f0SEric Benard }
2133cbeb0f0SEric Benard
2143cbeb0f0SEric Benard return ret;
2153cbeb0f0SEric Benard }
2163cbeb0f0SEric Benard
board_mmc_init(bd_t * bis)2173cbeb0f0SEric Benard int board_mmc_init(bd_t *bis)
2183cbeb0f0SEric Benard {
219e7eb277dSFabio Estevam int ret;
2203cbeb0f0SEric Benard int i;
2213cbeb0f0SEric Benard
2223cbeb0f0SEric Benard /*
2233cbeb0f0SEric Benard * According to the board_mmc_init() the following map is done:
224a187559eSBin Meng * (U-Boot device node) (Physical Port)
2253cbeb0f0SEric Benard * ** RiOTboard :
2263cbeb0f0SEric Benard * mmc0 SDCard slot (bottom)
2273cbeb0f0SEric Benard * mmc1 uSDCard slot (top)
2283cbeb0f0SEric Benard * mmc2 eMMC
2293cbeb0f0SEric Benard * ** MarSBoard :
2303cbeb0f0SEric Benard * mmc0 uSDCard slot (bottom)
2313cbeb0f0SEric Benard * mmc1 eMMC
2323cbeb0f0SEric Benard */
2333cbeb0f0SEric Benard for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
2343cbeb0f0SEric Benard switch (i) {
2353cbeb0f0SEric Benard case 0:
2363cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(
2373cbeb0f0SEric Benard usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
2383cbeb0f0SEric Benard gpio_direction_input(USDHC2_CD_GPIO);
2393cbeb0f0SEric Benard usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
2403cbeb0f0SEric Benard usdhc_cfg[0].max_bus_width = 4;
2413cbeb0f0SEric Benard break;
2423cbeb0f0SEric Benard case 1:
2433cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(
2443cbeb0f0SEric Benard usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
2453cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD) {
2463cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(
2473cbeb0f0SEric Benard riotboard_usdhc3_pads,
2483cbeb0f0SEric Benard ARRAY_SIZE(riotboard_usdhc3_pads));
2493cbeb0f0SEric Benard gpio_direction_input(USDHC3_CD_GPIO);
250015e215bSIain Paton } else {
2513cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(7, 8) , 0);
2523cbeb0f0SEric Benard udelay(250);
2533cbeb0f0SEric Benard gpio_set_value(IMX_GPIO_NR(7, 8), 1);
2543cbeb0f0SEric Benard }
2553cbeb0f0SEric Benard usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
2563cbeb0f0SEric Benard usdhc_cfg[1].max_bus_width = 4;
2573cbeb0f0SEric Benard break;
2583cbeb0f0SEric Benard case 2:
2593cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(
2603cbeb0f0SEric Benard usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
2613cbeb0f0SEric Benard usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
2623cbeb0f0SEric Benard usdhc_cfg[2].max_bus_width = 4;
2633cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(6, 8) , 0);
2643cbeb0f0SEric Benard udelay(250);
2653cbeb0f0SEric Benard gpio_set_value(IMX_GPIO_NR(6, 8), 1);
2663cbeb0f0SEric Benard break;
2673cbeb0f0SEric Benard default:
2683cbeb0f0SEric Benard printf("Warning: you configured more USDHC controllers"
2693cbeb0f0SEric Benard "(%d) then supported by the board (%d)\n",
2703cbeb0f0SEric Benard i + 1, CONFIG_SYS_FSL_USDHC_NUM);
271e7eb277dSFabio Estevam return -EINVAL;
2723cbeb0f0SEric Benard }
2733cbeb0f0SEric Benard
274e7eb277dSFabio Estevam ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
275e7eb277dSFabio Estevam if (ret)
276e7eb277dSFabio Estevam return ret;
2773cbeb0f0SEric Benard }
2783cbeb0f0SEric Benard
279e7eb277dSFabio Estevam return 0;
2803cbeb0f0SEric Benard }
2813cbeb0f0SEric Benard #endif
2823cbeb0f0SEric Benard
2833cbeb0f0SEric Benard #ifdef CONFIG_MXC_SPI
2843cbeb0f0SEric Benard iomux_v3_cfg_t const ecspi1_pads[] = {
2853cbeb0f0SEric Benard MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
2863cbeb0f0SEric Benard MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
2873cbeb0f0SEric Benard MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
2883cbeb0f0SEric Benard MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
2893cbeb0f0SEric Benard };
2903cbeb0f0SEric Benard
board_spi_cs_gpio(unsigned bus,unsigned cs)291155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
292155fa9afSNikita Kiryanov {
293155fa9afSNikita Kiryanov return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
294155fa9afSNikita Kiryanov }
295155fa9afSNikita Kiryanov
setup_spi(void)2963cbeb0f0SEric Benard static void setup_spi(void)
2973cbeb0f0SEric Benard {
2983cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
2993cbeb0f0SEric Benard }
3003cbeb0f0SEric Benard #endif
3013cbeb0f0SEric Benard
3023cbeb0f0SEric Benard struct i2c_pads_info i2c_pad_info1 = {
3033cbeb0f0SEric Benard .scl = {
3043cbeb0f0SEric Benard .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL
3053cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3063cbeb0f0SEric Benard .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27
3073cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3083cbeb0f0SEric Benard .gp = IMX_GPIO_NR(5, 27)
3093cbeb0f0SEric Benard },
3103cbeb0f0SEric Benard .sda = {
3113cbeb0f0SEric Benard .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA
3123cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3133cbeb0f0SEric Benard .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26
3143cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3153cbeb0f0SEric Benard .gp = IMX_GPIO_NR(5, 26)
3163cbeb0f0SEric Benard }
3173cbeb0f0SEric Benard };
3183cbeb0f0SEric Benard
3193cbeb0f0SEric Benard struct i2c_pads_info i2c_pad_info2 = {
3203cbeb0f0SEric Benard .scl = {
3213cbeb0f0SEric Benard .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL
3223cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3233cbeb0f0SEric Benard .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12
3243cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3253cbeb0f0SEric Benard .gp = IMX_GPIO_NR(4, 12)
3263cbeb0f0SEric Benard },
3273cbeb0f0SEric Benard .sda = {
3283cbeb0f0SEric Benard .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA
3293cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3303cbeb0f0SEric Benard .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13
3313cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3323cbeb0f0SEric Benard .gp = IMX_GPIO_NR(4, 13)
3333cbeb0f0SEric Benard }
3343cbeb0f0SEric Benard };
3353cbeb0f0SEric Benard
3363cbeb0f0SEric Benard struct i2c_pads_info i2c_pad_info3 = {
3373cbeb0f0SEric Benard .scl = {
3383cbeb0f0SEric Benard .i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL
3393cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3403cbeb0f0SEric Benard .gpio_mode = MX6_PAD_GPIO_5__GPIO1_IO05
3413cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3423cbeb0f0SEric Benard .gp = IMX_GPIO_NR(1, 5)
3433cbeb0f0SEric Benard },
3443cbeb0f0SEric Benard .sda = {
3453cbeb0f0SEric Benard .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA
3463cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3473cbeb0f0SEric Benard .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06
3483cbeb0f0SEric Benard | MUX_PAD_CTRL(I2C_PAD_CTRL),
3493cbeb0f0SEric Benard .gp = IMX_GPIO_NR(1, 6)
3503cbeb0f0SEric Benard }
3513cbeb0f0SEric Benard };
3523cbeb0f0SEric Benard
3533cbeb0f0SEric Benard iomux_v3_cfg_t const tft_pads_riot[] = {
3543cbeb0f0SEric Benard /* LCD_PWR_EN */
3553cbeb0f0SEric Benard MX6_PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
3563cbeb0f0SEric Benard /* TOUCH_INT */
3573cbeb0f0SEric Benard MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
3583cbeb0f0SEric Benard /* LED_PWR_EN */
3593cbeb0f0SEric Benard MX6_PAD_NANDF_CS2__GPIO6_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
3603cbeb0f0SEric Benard /* BL LEVEL */
3613cbeb0f0SEric Benard MX6_PAD_SD1_CMD__GPIO1_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL),
3623cbeb0f0SEric Benard };
3633cbeb0f0SEric Benard
3643cbeb0f0SEric Benard iomux_v3_cfg_t const tft_pads_mars[] = {
3653cbeb0f0SEric Benard /* LCD_PWR_EN */
3663cbeb0f0SEric Benard MX6_PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
3673cbeb0f0SEric Benard /* TOUCH_INT */
3683cbeb0f0SEric Benard MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
3693cbeb0f0SEric Benard /* LED_PWR_EN */
3703cbeb0f0SEric Benard MX6_PAD_NANDF_CS2__GPIO6_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
3713cbeb0f0SEric Benard /* BL LEVEL (PWM4) */
3723cbeb0f0SEric Benard MX6_PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
3733cbeb0f0SEric Benard };
3743cbeb0f0SEric Benard
3753cbeb0f0SEric Benard #if defined(CONFIG_VIDEO_IPUV3)
3763cbeb0f0SEric Benard
enable_lvds(struct display_info_t const * dev)3773cbeb0f0SEric Benard static void enable_lvds(struct display_info_t const *dev)
3783cbeb0f0SEric Benard {
3793cbeb0f0SEric Benard struct iomuxc *iomux = (struct iomuxc *)
3803cbeb0f0SEric Benard IOMUXC_BASE_ADDR;
3813cbeb0f0SEric Benard setbits_le32(&iomux->gpr[2],
3823cbeb0f0SEric Benard IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT);
3833cbeb0f0SEric Benard /* set backlight level to ON */
3843cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD)
3853cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(1, 18) , 1);
3863cbeb0f0SEric Benard else if (board_type == BOARD_IS_MARSBOARD)
3873cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(2, 10) , 1);
3883cbeb0f0SEric Benard }
3893cbeb0f0SEric Benard
disable_lvds(struct display_info_t const * dev)3903cbeb0f0SEric Benard static void disable_lvds(struct display_info_t const *dev)
3913cbeb0f0SEric Benard {
3923cbeb0f0SEric Benard struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
3933cbeb0f0SEric Benard
3943cbeb0f0SEric Benard /* set backlight level to OFF */
3953cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD)
3963cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(1, 18) , 0);
3973cbeb0f0SEric Benard else if (board_type == BOARD_IS_MARSBOARD)
3983cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(2, 10) , 0);
3993cbeb0f0SEric Benard
4003cbeb0f0SEric Benard clrbits_le32(&iomux->gpr[2],
4013cbeb0f0SEric Benard IOMUXC_GPR2_LVDS_CH0_MODE_MASK);
4023cbeb0f0SEric Benard }
4033cbeb0f0SEric Benard
do_enable_hdmi(struct display_info_t const * dev)4043cbeb0f0SEric Benard static void do_enable_hdmi(struct display_info_t const *dev)
4053cbeb0f0SEric Benard {
4063cbeb0f0SEric Benard disable_lvds(dev);
4073cbeb0f0SEric Benard imx_enable_hdmi_phy();
4083cbeb0f0SEric Benard }
4093cbeb0f0SEric Benard
detect_i2c(struct display_info_t const * dev)4103cbeb0f0SEric Benard static int detect_i2c(struct display_info_t const *dev)
4113cbeb0f0SEric Benard {
4123cbeb0f0SEric Benard return (0 == i2c_set_bus_num(dev->bus)) &&
4133cbeb0f0SEric Benard (0 == i2c_probe(dev->addr));
4143cbeb0f0SEric Benard }
4153cbeb0f0SEric Benard
4163cbeb0f0SEric Benard struct display_info_t const displays[] = {{
4173cbeb0f0SEric Benard .bus = -1,
4183cbeb0f0SEric Benard .addr = 0,
4193cbeb0f0SEric Benard .pixfmt = IPU_PIX_FMT_RGB24,
4203cbeb0f0SEric Benard .detect = detect_hdmi,
4213cbeb0f0SEric Benard .enable = do_enable_hdmi,
4223cbeb0f0SEric Benard .mode = {
4233cbeb0f0SEric Benard .name = "HDMI",
4243cbeb0f0SEric Benard .refresh = 60,
4253cbeb0f0SEric Benard .xres = 1024,
4263cbeb0f0SEric Benard .yres = 768,
4273cbeb0f0SEric Benard .pixclock = 15385,
4283cbeb0f0SEric Benard .left_margin = 220,
4293cbeb0f0SEric Benard .right_margin = 40,
4303cbeb0f0SEric Benard .upper_margin = 21,
4313cbeb0f0SEric Benard .lower_margin = 7,
4323cbeb0f0SEric Benard .hsync_len = 60,
4333cbeb0f0SEric Benard .vsync_len = 10,
4343cbeb0f0SEric Benard .sync = FB_SYNC_EXT,
4353cbeb0f0SEric Benard .vmode = FB_VMODE_NONINTERLACED
4363cbeb0f0SEric Benard } }, {
4373cbeb0f0SEric Benard .bus = 2,
4383cbeb0f0SEric Benard .addr = 0x1,
4393cbeb0f0SEric Benard .pixfmt = IPU_PIX_FMT_LVDS666,
4403cbeb0f0SEric Benard .detect = detect_i2c,
4413cbeb0f0SEric Benard .enable = enable_lvds,
4423cbeb0f0SEric Benard .mode = {
4433cbeb0f0SEric Benard .name = "LCD8000-97C",
4443cbeb0f0SEric Benard .refresh = 60,
4453cbeb0f0SEric Benard .xres = 1024,
4463cbeb0f0SEric Benard .yres = 768,
4473cbeb0f0SEric Benard .pixclock = 15385,
4483cbeb0f0SEric Benard .left_margin = 100,
4493cbeb0f0SEric Benard .right_margin = 200,
4503cbeb0f0SEric Benard .upper_margin = 10,
4513cbeb0f0SEric Benard .lower_margin = 20,
4523cbeb0f0SEric Benard .hsync_len = 20,
4533cbeb0f0SEric Benard .vsync_len = 8,
4543cbeb0f0SEric Benard .sync = FB_SYNC_EXT,
4553cbeb0f0SEric Benard .vmode = FB_VMODE_NONINTERLACED
4563cbeb0f0SEric Benard } } };
4573cbeb0f0SEric Benard size_t display_count = ARRAY_SIZE(displays);
4583cbeb0f0SEric Benard
setup_display(void)4593cbeb0f0SEric Benard static void setup_display(void)
4603cbeb0f0SEric Benard {
4613cbeb0f0SEric Benard struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
4623cbeb0f0SEric Benard struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
4633cbeb0f0SEric Benard int reg;
4643cbeb0f0SEric Benard
4653cbeb0f0SEric Benard enable_ipu_clock();
4663cbeb0f0SEric Benard imx_setup_hdmi();
4673cbeb0f0SEric Benard
4683cbeb0f0SEric Benard /* Turn on LDB0, IPU,IPU DI0 clocks */
4693cbeb0f0SEric Benard setbits_le32(&mxc_ccm->CCGR3,
4703cbeb0f0SEric Benard MXC_CCM_CCGR3_LDB_DI0_MASK);
4713cbeb0f0SEric Benard
4723cbeb0f0SEric Benard /* set LDB0 clk select to 011/011 */
4733cbeb0f0SEric Benard clrsetbits_le32(&mxc_ccm->cs2cdr,
4743cbeb0f0SEric Benard MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK,
4753cbeb0f0SEric Benard (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET));
4763cbeb0f0SEric Benard
4773cbeb0f0SEric Benard setbits_le32(&mxc_ccm->cscmr2,
4783cbeb0f0SEric Benard MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
4793cbeb0f0SEric Benard
4803cbeb0f0SEric Benard setbits_le32(&mxc_ccm->chsccdr,
4813cbeb0f0SEric Benard (CHSCCDR_CLK_SEL_LDB_DI0
4823cbeb0f0SEric Benard << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
4833cbeb0f0SEric Benard
4843cbeb0f0SEric Benard reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
4853cbeb0f0SEric Benard | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
4863cbeb0f0SEric Benard | IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
4873cbeb0f0SEric Benard | IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
4883cbeb0f0SEric Benard | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
4893cbeb0f0SEric Benard | IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
4903cbeb0f0SEric Benard | IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
4913cbeb0f0SEric Benard | IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
4923cbeb0f0SEric Benard writel(reg, &iomux->gpr[2]);
4933cbeb0f0SEric Benard
4943cbeb0f0SEric Benard clrsetbits_le32(&iomux->gpr[3],
4953cbeb0f0SEric Benard IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
4963cbeb0f0SEric Benard IOMUXC_GPR3_HDMI_MUX_CTL_MASK,
4973cbeb0f0SEric Benard IOMUXC_GPR3_MUX_SRC_IPU1_DI0
4983cbeb0f0SEric Benard << IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
4993cbeb0f0SEric Benard }
5003cbeb0f0SEric Benard #endif /* CONFIG_VIDEO_IPUV3 */
5013cbeb0f0SEric Benard
5023cbeb0f0SEric Benard /*
5033cbeb0f0SEric Benard * Do not overwrite the console
5043cbeb0f0SEric Benard * Use always serial for U-Boot console
5053cbeb0f0SEric Benard */
overwrite_console(void)5063cbeb0f0SEric Benard int overwrite_console(void)
5073cbeb0f0SEric Benard {
5083cbeb0f0SEric Benard return 1;
5093cbeb0f0SEric Benard }
5103cbeb0f0SEric Benard
board_eth_init(bd_t * bis)5113cbeb0f0SEric Benard int board_eth_init(bd_t *bis)
5123cbeb0f0SEric Benard {
5133cbeb0f0SEric Benard setup_iomux_enet();
5143cbeb0f0SEric Benard
5153cbeb0f0SEric Benard return cpu_eth_init(bis);
5163cbeb0f0SEric Benard }
5173cbeb0f0SEric Benard
board_early_init_f(void)5183cbeb0f0SEric Benard int board_early_init_f(void)
5193cbeb0f0SEric Benard {
5203cbeb0f0SEric Benard u32 cputype = cpu_type(get_cpu_rev());
5213cbeb0f0SEric Benard
5223cbeb0f0SEric Benard switch (cputype) {
5233cbeb0f0SEric Benard case MXC_CPU_MX6SOLO:
5243cbeb0f0SEric Benard board_type = BOARD_IS_RIOTBOARD;
5253cbeb0f0SEric Benard break;
5263cbeb0f0SEric Benard case MXC_CPU_MX6D:
5273cbeb0f0SEric Benard board_type = BOARD_IS_MARSBOARD;
5283cbeb0f0SEric Benard break;
5293cbeb0f0SEric Benard }
5303cbeb0f0SEric Benard
5313cbeb0f0SEric Benard setup_iomux_uart();
5323cbeb0f0SEric Benard
5333cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD)
5343cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(
5353cbeb0f0SEric Benard tft_pads_riot, ARRAY_SIZE(tft_pads_riot));
5363cbeb0f0SEric Benard else if (board_type == BOARD_IS_MARSBOARD)
5373cbeb0f0SEric Benard imx_iomux_v3_setup_multiple_pads(
5383cbeb0f0SEric Benard tft_pads_mars, ARRAY_SIZE(tft_pads_mars));
5393cbeb0f0SEric Benard #if defined(CONFIG_VIDEO_IPUV3)
5403cbeb0f0SEric Benard /* power ON LCD */
5413cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(1, 29) , 1);
5423cbeb0f0SEric Benard /* touch interrupt is an input */
5433cbeb0f0SEric Benard gpio_direction_input(IMX_GPIO_NR(6, 14));
5443cbeb0f0SEric Benard /* power ON backlight */
5453cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(6, 15) , 1);
5463cbeb0f0SEric Benard /* set backlight level to off */
5473cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD)
5483cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(1, 18) , 0);
5493cbeb0f0SEric Benard else if (board_type == BOARD_IS_MARSBOARD)
5503cbeb0f0SEric Benard gpio_direction_output(IMX_GPIO_NR(2, 10) , 0);
5513cbeb0f0SEric Benard setup_display();
5523cbeb0f0SEric Benard #endif
5533cbeb0f0SEric Benard
5543cbeb0f0SEric Benard return 0;
5553cbeb0f0SEric Benard }
5563cbeb0f0SEric Benard
board_init(void)5573cbeb0f0SEric Benard int board_init(void)
5583cbeb0f0SEric Benard {
5593cbeb0f0SEric Benard /* address of boot parameters */
5603cbeb0f0SEric Benard gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
5613cbeb0f0SEric Benard /* i2c1 : PMIC, Audio codec on RiOT, Expansion connector on MarS */
5623cbeb0f0SEric Benard setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
5633cbeb0f0SEric Benard /* i2c2 : HDMI EDID */
5643cbeb0f0SEric Benard setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
5653cbeb0f0SEric Benard /* i2c3 : LVDS, Expansion connector */
5663cbeb0f0SEric Benard setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
5673cbeb0f0SEric Benard #ifdef CONFIG_MXC_SPI
5683cbeb0f0SEric Benard setup_spi();
5693cbeb0f0SEric Benard #endif
5703cbeb0f0SEric Benard return 0;
5713cbeb0f0SEric Benard }
5723cbeb0f0SEric Benard
5733cbeb0f0SEric Benard #ifdef CONFIG_CMD_BMODE
5743cbeb0f0SEric Benard static const struct boot_mode riotboard_boot_modes[] = {
5753cbeb0f0SEric Benard {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
5763cbeb0f0SEric Benard {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
5773cbeb0f0SEric Benard {"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
5783cbeb0f0SEric Benard {NULL, 0},
5793cbeb0f0SEric Benard };
5803cbeb0f0SEric Benard static const struct boot_mode marsboard_boot_modes[] = {
5813cbeb0f0SEric Benard {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
5823cbeb0f0SEric Benard {"emmc", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
5833cbeb0f0SEric Benard {NULL, 0},
5843cbeb0f0SEric Benard };
5853cbeb0f0SEric Benard #endif
5863cbeb0f0SEric Benard
board_late_init(void)5873cbeb0f0SEric Benard int board_late_init(void)
5883cbeb0f0SEric Benard {
5893cbeb0f0SEric Benard #ifdef CONFIG_CMD_BMODE
5903cbeb0f0SEric Benard if (board_type == BOARD_IS_RIOTBOARD)
5913cbeb0f0SEric Benard add_board_boot_modes(riotboard_boot_modes);
5923cbeb0f0SEric Benard else if (board_type == BOARD_IS_RIOTBOARD)
5933cbeb0f0SEric Benard add_board_boot_modes(marsboard_boot_modes);
5943cbeb0f0SEric Benard #endif
5953cbeb0f0SEric Benard
5963cbeb0f0SEric Benard return 0;
5973cbeb0f0SEric Benard }
5983cbeb0f0SEric Benard
checkboard(void)5993cbeb0f0SEric Benard int checkboard(void)
6003cbeb0f0SEric Benard {
6013cbeb0f0SEric Benard puts("Board: ");
6023cbeb0f0SEric Benard if (board_type == BOARD_IS_MARSBOARD)
6033cbeb0f0SEric Benard puts("MarSBoard\n");
6043cbeb0f0SEric Benard else if (board_type == BOARD_IS_RIOTBOARD)
6053cbeb0f0SEric Benard puts("RIoTboard\n");
6063cbeb0f0SEric Benard else
6073cbeb0f0SEric Benard printf("unknown - cputype : %02x\n", cpu_type(get_cpu_rev()));
6083cbeb0f0SEric Benard
6093cbeb0f0SEric Benard return 0;
6103cbeb0f0SEric Benard }
611