xref: /rk3399_rockchip-uboot/board/ebv/socrates/qts/pll_config.h (revision 2a8696dfc2c6547c41836ceda573ad4548cba357)
1*856b30daSMarek Vasut /*
2*856b30daSMarek Vasut  * Altera SoCFPGA Clock and PLL configuration
3*856b30daSMarek Vasut  *
4*856b30daSMarek Vasut  * SPDX-License-Identifier:	BSD-3-Clause
5*856b30daSMarek Vasut  */
6*856b30daSMarek Vasut 
7*856b30daSMarek Vasut #ifndef __SOCFPGA_PLL_CONFIG_H__
8*856b30daSMarek Vasut #define __SOCFPGA_PLL_CONFIG_H__
9*856b30daSMarek Vasut 
10*856b30daSMarek Vasut #define CONFIG_HPS_DBCTRL_STAYOSC1 1
11*856b30daSMarek Vasut 
12*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_VCO_DENOM 0
13*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_VCO_NUMER 63
14*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT 0
15*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT 0
16*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT 0
17*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT 3
18*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT 511
19*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT 15
20*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK 1
21*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK 1
22*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK 1
23*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK 1
24*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK 0
25*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK 1
26*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK 0
27*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP 1
28*856b30daSMarek Vasut #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP 1
29*856b30daSMarek Vasut 
30*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_DENOM 0
31*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_NUMER 39
32*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_PSRC 0
33*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT 511
34*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT 3
35*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT 511
36*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT 4
37*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT 4
38*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT 511
39*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_USBCLK 0
40*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK 0
41*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK 1
42*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK 4
43*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK 6249
44*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_SDMMC 2
45*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_NAND 2
46*856b30daSMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_QSPI 1
47*856b30daSMarek Vasut 
48*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM 2
49*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER 79
50*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_SSRC 0
51*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT 1
52*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE 0
53*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT 0
54*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE 0
55*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT 1
56*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE 4
57*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT 5
58*856b30daSMarek Vasut #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE 0
59*856b30daSMarek Vasut 
60*856b30daSMarek Vasut #define CONFIG_HPS_CLK_OSC1_HZ 25000000
61*856b30daSMarek Vasut #define CONFIG_HPS_CLK_OSC2_HZ 25000000
62*856b30daSMarek Vasut #define CONFIG_HPS_CLK_F2S_SDR_REF_HZ 0
63*856b30daSMarek Vasut #define CONFIG_HPS_CLK_F2S_PER_REF_HZ 0
64*856b30daSMarek Vasut #define CONFIG_HPS_CLK_MAINVCO_HZ 1600000000
65*856b30daSMarek Vasut #define CONFIG_HPS_CLK_PERVCO_HZ 1000000000
66*856b30daSMarek Vasut #define CONFIG_HPS_CLK_SDRVCO_HZ 666666666
67*856b30daSMarek Vasut #define CONFIG_HPS_CLK_EMAC0_HZ 1953125
68*856b30daSMarek Vasut #define CONFIG_HPS_CLK_EMAC1_HZ 250000000
69*856b30daSMarek Vasut #define CONFIG_HPS_CLK_USBCLK_HZ 200000000
70*856b30daSMarek Vasut #define CONFIG_HPS_CLK_NAND_HZ 50000000
71*856b30daSMarek Vasut #define CONFIG_HPS_CLK_SDMMC_HZ 200000000
72*856b30daSMarek Vasut #define CONFIG_HPS_CLK_QSPI_HZ 400000000
73*856b30daSMarek Vasut #define CONFIG_HPS_CLK_SPIM_HZ 200000000
74*856b30daSMarek Vasut #define CONFIG_HPS_CLK_CAN0_HZ 100000000
75*856b30daSMarek Vasut #define CONFIG_HPS_CLK_CAN1_HZ 12500000
76*856b30daSMarek Vasut #define CONFIG_HPS_CLK_GPIODB_HZ 32000
77*856b30daSMarek Vasut #define CONFIG_HPS_CLK_L4_MP_HZ 100000000
78*856b30daSMarek Vasut #define CONFIG_HPS_CLK_L4_SP_HZ 100000000
79*856b30daSMarek Vasut 
80*856b30daSMarek Vasut #define CONFIG_HPS_ALTERAGRP_MPUCLK 1
81*856b30daSMarek Vasut #define CONFIG_HPS_ALTERAGRP_MAINCLK 3
82*856b30daSMarek Vasut #define CONFIG_HPS_ALTERAGRP_DBGATCLK 3
83*856b30daSMarek Vasut 
84*856b30daSMarek Vasut 
85*856b30daSMarek Vasut #endif /* __SOCFPGA_PLL_CONFIG_H__ */
86