xref: /rk3399_rockchip-uboot/board/dbau1x00/dbau1x00.c (revision f1683aa73c31db0a025e0254e6ce1ee7e56aad3e)
15da627a4Swdenk /*
25da627a4Swdenk  * (C) Copyright 2003
35da627a4Swdenk  * Thomas.Lange@corelatus.se
45da627a4Swdenk  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65da627a4Swdenk  */
75da627a4Swdenk 
85da627a4Swdenk #include <common.h>
95da627a4Swdenk #include <command.h>
1076ada5f8SDaniel Schwierzeck #include <mach/au1x00.h>
115da627a4Swdenk #include <asm/mipsregs.h>
125c15010eSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
135da627a4Swdenk 
14088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR;
15088454cdSSimon Glass 
dram_init(void)16*f1683aa7SSimon Glass int dram_init(void)
175da627a4Swdenk {
185da627a4Swdenk 	/* Sdram is setup by assembler code */
195da627a4Swdenk 	/* If memory could be changed, we should return the true value here */
20088454cdSSimon Glass 	gd->ram_size = MEM_SIZE * 1024 * 1024;
21088454cdSSimon Glass 
22088454cdSSimon Glass 	return 0;
235da627a4Swdenk }
245da627a4Swdenk 
255da627a4Swdenk #define BCSR_PCMCIA_PC0DRVEN		0x0010
265da627a4Swdenk #define BCSR_PCMCIA_PC0RST		0x0080
275da627a4Swdenk 
281e3827d9SPeter Tyser /* In arch/mips/cpu/cpu.c */
295da627a4Swdenk void write_one_tlb( int index, u32 pagemask, u32 hi, u32 low0, u32 low1 );
305da627a4Swdenk 
checkboard(void)315da627a4Swdenk int checkboard (void)
325da627a4Swdenk {
33c3d2b4b4Swdenk #ifdef CONFIG_IDE_PCMCIA
345da627a4Swdenk 	u16 status;
35ff36fd85Swdenk 	volatile u32 *pcmcia_bcsr = (u32*)(DB1XX0_BCSR_ADDR+0x10);
36c3d2b4b4Swdenk #endif	/* CONFIG_IDE_PCMCIA */
37ff36fd85Swdenk 	volatile u32 *phy = (u32*)(DB1XX0_BCSR_ADDR+0xC);
385da627a4Swdenk 	volatile u32 *sys_counter = (volatile u32*)SYS_COUNTER_CNTRL;
395da627a4Swdenk 	u32 proc_id;
405da627a4Swdenk 
415da627a4Swdenk 	*sys_counter = 0x100; /* Enable 32 kHz oscillator for RTC/TOY */
425da627a4Swdenk 
43e2ad8426SShinya Kuribayashi 	proc_id = read_c0_prid();
445da627a4Swdenk 
455da627a4Swdenk 	switch (proc_id >> 24) {
465da627a4Swdenk 	case 0:
475da627a4Swdenk 		puts ("Board: Merlot (DbAu1000)\n");
485da627a4Swdenk 		printf ("CPU: Au1000 396 MHz, id: 0x%02x, rev: 0x%02x\n",
495da627a4Swdenk 			(proc_id >> 8) & 0xFF, proc_id & 0xFF);
505da627a4Swdenk 		break;
51a2663ea4Swdenk 	case 1:
52a2663ea4Swdenk 		puts ("Board: DbAu1500\n");
53a2663ea4Swdenk 		printf ("CPU: Au1500, id: 0x%02x, rev: 0x%02x\n",
54a2663ea4Swdenk 			(proc_id >> 8) & 0xFF, proc_id & 0xFF);
55a2663ea4Swdenk 		break;
56a2663ea4Swdenk 	case 2:
57a2663ea4Swdenk 		puts ("Board: DbAu1100\n");
58a2663ea4Swdenk 		printf ("CPU: Au1100, id: 0x%02x, rev: 0x%02x\n",
59a2663ea4Swdenk 			(proc_id >> 8) & 0xFF, proc_id & 0xFF);
60a2663ea4Swdenk 		break;
61ff36fd85Swdenk 	case 3:
62ff36fd85Swdenk 		puts ("Board: DbAu1550\n");
63ff36fd85Swdenk 		printf ("CPU: Au1550, id: 0x%02x, rev: 0x%02x\n",
64ff36fd85Swdenk 			(proc_id >> 8) & 0xFF, proc_id & 0xFF);
65ff36fd85Swdenk 		break;
665da627a4Swdenk 	default:
675da627a4Swdenk 		printf ("Unsupported cpu %d, proc_id=0x%x\n", proc_id >> 24, proc_id);
685da627a4Swdenk 	}
695c15010eSJean-Christophe PLAGNIOL-VILLARD 
705c15010eSJean-Christophe PLAGNIOL-VILLARD 	set_io_port_base(0);
715c15010eSJean-Christophe PLAGNIOL-VILLARD 
725da627a4Swdenk #ifdef CONFIG_IDE_PCMCIA
735da627a4Swdenk 	/* Enable 3.3 V on slot 0 ( VCC )
745da627a4Swdenk 	   No 5V */
755da627a4Swdenk 	status = 4;
765da627a4Swdenk 	*pcmcia_bcsr = status;
775da627a4Swdenk 
785da627a4Swdenk 	status |= BCSR_PCMCIA_PC0DRVEN;
795da627a4Swdenk 	*pcmcia_bcsr = status;
805da627a4Swdenk 	au_sync();
815da627a4Swdenk 
825da627a4Swdenk 	udelay(300*1000);
835da627a4Swdenk 
845da627a4Swdenk 	status |= BCSR_PCMCIA_PC0RST;
855da627a4Swdenk 	*pcmcia_bcsr = status;
865da627a4Swdenk 	au_sync();
875da627a4Swdenk 
885da627a4Swdenk 	udelay(100*1000);
895da627a4Swdenk 
905da627a4Swdenk 	/* PCMCIA is on a 36 bit physical address.
915da627a4Swdenk 	   We need to map it into a 32 bit addresses */
925da627a4Swdenk 
935da627a4Swdenk #if 0
945da627a4Swdenk 	/* We dont need theese unless we run whole pcmcia package */
955da627a4Swdenk 	write_one_tlb(20,                 /* index */
965da627a4Swdenk 		      0x01ffe000,         /* Pagemask, 16 MB pages */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		      CONFIG_SYS_PCMCIA_IO_BASE, /* Hi */
985da627a4Swdenk 		      0x3C000017,         /* Lo0 */
995da627a4Swdenk 		      0x3C200017);        /* Lo1 */
1005da627a4Swdenk 
1015da627a4Swdenk 	write_one_tlb(21,                   /* index */
1025da627a4Swdenk 		      0x01ffe000,           /* Pagemask, 16 MB pages */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		      CONFIG_SYS_PCMCIA_ATTR_BASE, /* Hi */
1045da627a4Swdenk 		      0x3D000017,           /* Lo0 */
1055da627a4Swdenk 		      0x3D200017);          /* Lo1 */
106697037feSwdenk #endif	/* 0 */
1075da627a4Swdenk 	write_one_tlb(22,                   /* index */
1085da627a4Swdenk 		      0x01ffe000,           /* Pagemask, 16 MB pages */
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		      CONFIG_SYS_PCMCIA_MEM_ADDR,  /* Hi */
1105da627a4Swdenk 		      0x3E000017,           /* Lo0 */
1115da627a4Swdenk 		      0x3E200017);          /* Lo1 */
112697037feSwdenk #endif	/* CONFIG_IDE_PCMCIA */
1135da627a4Swdenk 
1145da627a4Swdenk 	/* Release reset of ethernet PHY chips */
1155da627a4Swdenk 	/* Always do this, because linux does not know about it */
1165da627a4Swdenk 	*phy = 3;
1175da627a4Swdenk 
1185da627a4Swdenk 	return 0;
1195da627a4Swdenk }
120