xref: /rk3399_rockchip-uboot/board/d-link/dns325/kwbimage.cfg (revision 16437a195a6d881a8e76c6db789edc92f2542645)
1bfacf466SStefan#
2bfacf466SStefan# Copyright (C) 2011
3*16437a19SStefan Herbrechtsmeier# Stefan Herbrechtsmeier <stefan@herbrechtsmeier.net>
4bfacf466SStefan#
5bfacf466SStefan# Based on Kirkwood support:
6bfacf466SStefan# (C) Copyright 2009
7bfacf466SStefan# Marvell Semiconductor <www.marvell.com>
8bfacf466SStefan# Written-by: Prafulla Wadaskar <prafulla@marvell.com>
9bfacf466SStefan#
101a459660SWolfgang Denk# SPDX-License-Identifier:	GPL-2.0+
11bfacf466SStefan#
12b1e6c4c3SAnatolij Gustschin# Refer doc/README.kwbimage for more details about how-to configure
13bfacf466SStefan# and create kirkwood boot image
14bfacf466SStefan#
15bfacf466SStefan
16bfacf466SStefan# Boot Media configurations
17bfacf466SStefanBOOT_FROM	nand
18bfacf466SStefanNAND_ECC_MODE	default
19bfacf466SStefanNAND_PAGE_SIZE	0x0800
20bfacf466SStefan
21bfacf466SStefan# SOC registers configuration using bootrom header extension
22bfacf466SStefan# Maximum KWBIMAGE_MAX_CONFIG configurations allowed
23bfacf466SStefan
24bfacf466SStefan# Configure RGMII-0 interface pad voltage to 1.8V
25bfacf466SStefanDATA 0xFFD100e0 0x1b1b1b9b
26bfacf466SStefan
27bfacf466SStefan#Dram initalization for SINGLE x16 CL=5 @ 400MHz
28bfacf466SStefanDATA 0xFFD01400 0x43000c30	# DDR Configuration register
29bfacf466SStefan# bit13-0:  0xc30, 3120 DDR2 clks refresh rate
30bfacf466SStefan# bit23-14: 0 required
31bfacf466SStefan# bit24:    1, enable exit self refresh mode on DDR access
32bfacf466SStefan# bit25:    1 required
33bfacf466SStefan# bit29-26: 0 required
34bfacf466SStefan# bit31-30: 0b01 required
35bfacf466SStefan
36bfacf466SStefanDATA 0xFFD01404 0x39543000	# DDR Controller Control Low
37bfacf466SStefan# bit3-0:   0 required
38bfacf466SStefan# bit4:     0, addr/cmd in smame cycle
39bfacf466SStefan# bit5:     0, clk is driven during self refresh, we don't care for APX
40bfacf466SStefan# bit6:     0, use recommended falling edge of clk for addr/cmd
41bfacf466SStefan# bit11-7:  0 required
42bfacf466SStefan# bit12:    1 required
43bfacf466SStefan# bit13:    1 required
44bfacf466SStefan# bit14:    0, input buffer always powered up
45bfacf466SStefan# bit17-15: 0 required
46bfacf466SStefan# bit18:    1, cpu lock transaction enabled
47bfacf466SStefan# bit19:    0 required
48bfacf466SStefan# bit23-20: 5, recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
49bfacf466SStefan# bit27-24: 9, CL+4, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
50bfacf466SStefan# bit30-28: 3 required
51bfacf466SStefan# bit31:    0, no additional STARTBURST delay
52bfacf466SStefan
53bfacf466SStefanDATA 0xFFD01408 0x22125451	# DDR Timing (Low)
54bfacf466SStefan# bit3-0:   1, 18 cycle tRAS (tRAS[3-0])
55bfacf466SStefan# bit7-4:   5, 6 cycle tRCD
56bfacf466SStefan# bit11-8:  4, 5 cyle tRP
57bfacf466SStefan# bit15-12: 5, 6 cyle tWR
58bfacf466SStefan# bit19-16: 2, 3 cyle tWTR
59bfacf466SStefan# bit20:    1, 18 cycle tRAS (tRAS[4])
60bfacf466SStefan# bit23-21: 0 required
61bfacf466SStefan# bit27-24: 2, 3 cycle tRRD
62bfacf466SStefan# bit31-28: 2, 3 cyle tRTP
63bfacf466SStefan
64bfacf466SStefanDATA 0xFFD0140C 0x00000833	#  DDR Timing (High)
65bfacf466SStefan# bit6-0:   0x33, 33 cycle tRFC
66bfacf466SStefan# bit8-7:   0, 1 cycle tR2R
67bfacf466SStefan# bit10-9:  0, 1 cyle tR2W
68bfacf466SStefan# bit12-11: 1, 2 cylce tW2W
69bfacf466SStefan# bit31-13: 0 required
70bfacf466SStefan
71bfacf466SStefanDATA 0xFFD01410 0x0000000c	#  DDR Address Control
72bfacf466SStefan# bit1-0:   0, Cs0width=x8
73bfacf466SStefan# bit3-2:   3, Cs0size=1Gb
74bfacf466SStefan# bit5-4:   0, Cs1width=nonexistent
75bfacf466SStefan# bit7-6:   0, Cs1size=nonexistent
76bfacf466SStefan# bit9-8:   0, Cs2width=nonexistent
77bfacf466SStefan# bit11-10: 0, Cs2size=nonexistent
78bfacf466SStefan# bit13-12: 0, Cs3width=nonexistent
79bfacf466SStefan# bit15-14: 0, Cs3size=nonexistent
80bfacf466SStefan# bit16:    0, Cs0AddrSel
81bfacf466SStefan# bit17:    0, Cs1AddrSel
82bfacf466SStefan# bit18:    0, Cs2AddrSel
83bfacf466SStefan# bit19:    0, Cs3AddrSel
84bfacf466SStefan# bit31-20: 0 required
85bfacf466SStefan
86bfacf466SStefanDATA 0xFFD01414 0x00000000	#  DDR Open Pages Control
87bfacf466SStefan# bit0:    0, OPEn=OpenPage enabled
88bfacf466SStefan# bit31-1: 0 required
89bfacf466SStefan
90bfacf466SStefanDATA 0xFFD01418 0x00000000	#  DDR Operation
91bfacf466SStefan# bit3-0:   0, Cmd=Normal SDRAM Mode
92bfacf466SStefan# bit31-4:  0 required
93bfacf466SStefan
94bfacf466SStefanDATA 0xFFD0141C 0x00000C52	#  DDR Mode
95bfacf466SStefan# bit2-0:   2, Burst Length (2 required)
96bfacf466SStefan# bit3:     0, Burst Type (0 required)
97bfacf466SStefan# bit6-4:   5, CAS Latency (CL) 5
98bfacf466SStefan# bit7:     0, (Test Mode) Normal operation
99bfacf466SStefan# bit8:     0, (Reset DLL) Normal operation
100bfacf466SStefan# bit11-9:  0, Write recovery for auto-precharge (3 required ??)
101bfacf466SStefan# bit12:    0, Fast Active power down exit time (0 required)
102bfacf466SStefan# bit31-13: 0 required
103bfacf466SStefan
104bfacf466SStefanDATA 0xFFD01420 0x00000040	#  DDR Extended Mode
105bfacf466SStefan# bit0:     0, DRAM DLL enabled
106bfacf466SStefan# bit1:     0, DRAM drive strength normal
107bfacf466SStefan# bit2:     0, ODT control Rtt[0] (Rtt=2, 150 ohm termination)
108bfacf466SStefan# bit5-3:   0 required
109bfacf466SStefan# bit6:     1, ODT control Rtt[1] (Rtt=2, 150 ohm termination)
110bfacf466SStefan# bit9-7:   0 required
111bfacf466SStefan# bit10:    0, differential DQS enabled
112bfacf466SStefan# bit11:    0 required
113bfacf466SStefan# bit12:    0, DRAM output buffer enabled
114bfacf466SStefan# bit31-13: 0 required
115bfacf466SStefan
116bfacf466SStefanDATA 0xFFD01424 0x0000F17F	#  DDR Controller Control High
117bfacf466SStefan# bit2-0:   0x7 required
118bfacf466SStefan# bit3:     1, MBUS Burst Chop disabled
119bfacf466SStefan# bit6-4:   0x7 required
120bfacf466SStefan# bit7:     0 required
121bfacf466SStefan# bit8:     1, add writepath sample stage, must be 1 for DDR freq >= 300MHz
122bfacf466SStefan# bit9:     0, no half clock cycle addition to dataout
123bfacf466SStefan# bit10:    0, 1/4 clock cycle skew enabled for addr/ctl signals
124bfacf466SStefan# bit11:    0, 1/4 clock cycle skew disabled for write mesh
125bfacf466SStefan# bit15-12: 0xf required
126bfacf466SStefan# bit31-16: 0 required
127bfacf466SStefan
128bfacf466SStefanDATA 0xFFD01428 0x00085520	# DDR2 ODT Read Timing
129bfacf466SStefan# bit3-0:   0 required
130bfacf466SStefan# bit7-4:   2, 2 cycles from read command to assertion of M_ODT signal
131bfacf466SStefan# bit11-8:  5, 5 cycles from read command to de-assertion of M_ODT signal
132bfacf466SStefan# bit15-12: 5, 5 cycles from read command to assertion of internal ODT signal
133bfacf466SStefan# bit19-16: 8, 8 cycles from read command to de-assertion of internal ODT signal
134bfacf466SStefan# bit31-20: 0 required
135bfacf466SStefan
136bfacf466SStefanDATA 0xFFD0147C 0x00008552	# DDR2 ODT Write Timing
137bfacf466SStefan# bit3-0:   2, 2 cycles from write comand to assertion of M_ODT signal
138bfacf466SStefan# bit7-4:   5, 5 cycles from write command to de-assertion of M_ODT signal
139bfacf466SStefan# bit15-12: 5, 5 cycles from write command to assertion of internal ODT signal
140bfacf466SStefan# bit19-16: 8, 8 cycles from write command to de-assertion of internal ODT signal
141bfacf466SStefan# bit31-16: 0 required
142bfacf466SStefan
143bfacf466SStefanDATA 0xFFD01500 0x00000000	# CS[0]n Base address to 0x0
144bfacf466SStefanDATA 0xFFD01504 0x0FFFFFF1	# CS[0]n Size
145bfacf466SStefan# bit0:     1, Window enabled
146bfacf466SStefan# bit1:     0, Write Protect disabled
147bfacf466SStefan# bit3-2:   0x0, CS0 hit selected
148bfacf466SStefan# bit23-4:  0xfffff required
149bfacf466SStefan# bit31-24: 0x0f, Size (i.e. 256MB)
150bfacf466SStefan
151bfacf466SStefanDATA 0xFFD01508 0x10000000	# CS[1]n Base address to 256Mb
152bfacf466SStefanDATA 0xFFD0150C 0x0FFFFFF5	# CS[1]n Size 256Mb Window enabled for CS1
153bfacf466SStefan# bit0:     1, Window enabled
154bfacf466SStefan# bit1:     0, Write Protect disabled
155bfacf466SStefan# bit3-2:   1, CS1 hit selected
156bfacf466SStefan# bit23-4:  0xfffff required
157bfacf466SStefan# bit31-24: 0x0f, Size (i.e. 256MB)
158bfacf466SStefan
159bfacf466SStefanDATA 0xFFD01514 0x00000000	# CS[2]n Size, window disabled
160bfacf466SStefanDATA 0xFFD0151C 0x00000000	# CS[3]n Size, window disabled
161bfacf466SStefan
162bfacf466SStefanDATA 0xFFD01494 0x00030000	#  DDR ODT Control (Low)
163bfacf466SStefan# bit3-0:   0b0000, (read) M_ODT[0] is not asserted during read from DRAM
164bfacf466SStefan# bit7-4:   0b0000, (read) M_ODT[1] is not asserted during read from DRAM
165bfacf466SStefan# bit15-8:  0 required
166bfacf466SStefan# bit19-16: 0b0011, (write) M_ODT[0] is asserted during write to DRAM CS0 and CS1
167bfacf466SStefan# bit23-20: 0b0000, (write) M_ODT[1] is not asserted during write to DRAM
168bfacf466SStefan# bit31-24: 0 required
169bfacf466SStefan
170bfacf466SStefanDATA 0xFFD01498 0x00000000	#  DDR ODT Control (High)
171bfacf466SStefan# bit1-0:   0, M_ODT[0] assertion is controlled by ODT Control Low register
172bfacf466SStefan# bit3-2:   0, M_ODT[1] assertion is controlled by ODT Control Low register
173bfacf466SStefan# bit31-4   0 required
174bfacf466SStefan
175bfacf466SStefanDATA 0xFFD0149C 0x0000E803	# CPU ODT Control
176bfacf466SStefan# bit3-0:   0b0011, internal ODT is asserted during read from DRAM bank 0-1
177bfacf466SStefan# bit7-4:   0b0000, internal ODT is not asserted during write to DRAM bank 0-4
178bfacf466SStefan# bit9-8:   0, Internal ODT assertion is controlled by fiels
179bfacf466SStefan# bit11-10: 2, M_DQ, M_DM, and M_DQS I/O buffer ODT 75 ohm
180bfacf466SStefan# bit13-12: 2, M_STARTBURST_IN I/O buffer ODT 75 ohm
181bfacf466SStefan# bit14:    1, M_STARTBURST_IN ODT enabled
182bfacf466SStefan# bit15:    1, DDR IO ODT Unit: Drive ODT calibration values
183bfacf466SStefan# bit20-16: 0, Pad N channel driving strength for ODT
184bfacf466SStefan# bit25-21: 0, Pad P channel driving strength for ODT
185bfacf466SStefan# bit31-26: 0 required
186bfacf466SStefan
187bfacf466SStefanDATA 0xFFD01480 0x00000001	# DDR Initialization Control
188bfacf466SStefan# bit0:     1, enable DDR init upon this register write
189bfacf466SStefan# bit31-1:  0, required
190bfacf466SStefan
191bfacf466SStefan# End of Header extension
192bfacf466SStefanDATA 0x0 0x0
193