1aa04fef4SMarek Vasut /*
2aa04fef4SMarek Vasut * Creative ZEN X-Fi3 board
3aa04fef4SMarek Vasut *
4aa04fef4SMarek Vasut * Copyright (C) 2013 Marek Vasut <marex@denx.de>
5aa04fef4SMarek Vasut *
6aa04fef4SMarek Vasut * Hardware investigation done by:
7aa04fef4SMarek Vasut *
8aa04fef4SMarek Vasut * Amaury Pouly <amaury.pouly@gmail.com>
9aa04fef4SMarek Vasut *
10aa04fef4SMarek Vasut * SPDX-License-Identifier: GPL-2.0+
11aa04fef4SMarek Vasut */
12aa04fef4SMarek Vasut
13aa04fef4SMarek Vasut #include <common.h>
14aa04fef4SMarek Vasut #include <errno.h>
15aa04fef4SMarek Vasut #include <asm/gpio.h>
16aa04fef4SMarek Vasut #include <asm/io.h>
17aa04fef4SMarek Vasut #include <asm/arch/iomux-mx23.h>
18aa04fef4SMarek Vasut #include <asm/arch/imx-regs.h>
19aa04fef4SMarek Vasut #include <asm/arch/clock.h>
20aa04fef4SMarek Vasut #include <asm/arch/sys_proto.h>
21aa04fef4SMarek Vasut
22aa04fef4SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
23aa04fef4SMarek Vasut
24aa04fef4SMarek Vasut /*
25aa04fef4SMarek Vasut * Functions
26aa04fef4SMarek Vasut */
board_early_init_f(void)27aa04fef4SMarek Vasut int board_early_init_f(void)
28aa04fef4SMarek Vasut {
29aa04fef4SMarek Vasut /* IO0 clock at 480MHz */
30aa04fef4SMarek Vasut mxs_set_ioclk(MXC_IOCLK0, 480000);
31aa04fef4SMarek Vasut
32aa04fef4SMarek Vasut /* SSP0 clock at 96MHz */
33aa04fef4SMarek Vasut mxs_set_sspclk(MXC_SSPCLK0, 96000, 0);
34aa04fef4SMarek Vasut
35aa04fef4SMarek Vasut return 0;
36aa04fef4SMarek Vasut }
37aa04fef4SMarek Vasut
dram_init(void)38aa04fef4SMarek Vasut int dram_init(void)
39aa04fef4SMarek Vasut {
40aa04fef4SMarek Vasut return mxs_dram_init();
41aa04fef4SMarek Vasut }
42aa04fef4SMarek Vasut
43aa04fef4SMarek Vasut #ifdef CONFIG_CMD_MMC
xfi3_mmc_cd(int id)44aa04fef4SMarek Vasut static int xfi3_mmc_cd(int id)
45aa04fef4SMarek Vasut {
46aa04fef4SMarek Vasut switch (id) {
47aa04fef4SMarek Vasut case 0:
48aa04fef4SMarek Vasut /* The SSP_DETECT is inverted on this board. */
49aa04fef4SMarek Vasut return gpio_get_value(MX23_PAD_SSP1_DETECT__GPIO_2_1);
50aa04fef4SMarek Vasut case 1:
51aa04fef4SMarek Vasut /* Phison bridge always present */
52aa04fef4SMarek Vasut return 1;
53aa04fef4SMarek Vasut default:
54aa04fef4SMarek Vasut return 0;
55aa04fef4SMarek Vasut }
56aa04fef4SMarek Vasut }
57aa04fef4SMarek Vasut
board_mmc_init(bd_t * bis)58aa04fef4SMarek Vasut int board_mmc_init(bd_t *bis)
59aa04fef4SMarek Vasut {
60aa04fef4SMarek Vasut int ret;
61aa04fef4SMarek Vasut
62aa04fef4SMarek Vasut /* MicroSD slot */
63aa04fef4SMarek Vasut gpio_direction_input(MX23_PAD_SSP1_DETECT__GPIO_2_1);
64aa04fef4SMarek Vasut gpio_direction_output(MX23_PAD_GPMI_D07__GPIO_0_7, 0);
65aa04fef4SMarek Vasut ret = mxsmmc_initialize(bis, 0, NULL, xfi3_mmc_cd);
66aa04fef4SMarek Vasut if (ret)
67aa04fef4SMarek Vasut return ret;
68aa04fef4SMarek Vasut
69aa04fef4SMarek Vasut /* Phison SD-NAND bridge */
70aa04fef4SMarek Vasut ret = mxsmmc_initialize(bis, 1, NULL, xfi3_mmc_cd);
71aa04fef4SMarek Vasut
72aa04fef4SMarek Vasut return ret;
73aa04fef4SMarek Vasut }
74aa04fef4SMarek Vasut #endif
75aa04fef4SMarek Vasut
76aa04fef4SMarek Vasut #ifdef CONFIG_VIDEO_MXS
mxsfb_write_byte(uint32_t payload,const unsigned int data)77aa04fef4SMarek Vasut static int mxsfb_write_byte(uint32_t payload, const unsigned int data)
78aa04fef4SMarek Vasut {
79aa04fef4SMarek Vasut struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
80aa04fef4SMarek Vasut const unsigned int timeout = 0x10000;
81aa04fef4SMarek Vasut
82aa04fef4SMarek Vasut if (mxs_wait_mask_clr(®s->hw_lcdif_ctrl_reg, LCDIF_CTRL_RUN,
83aa04fef4SMarek Vasut timeout))
84aa04fef4SMarek Vasut return -ETIMEDOUT;
85aa04fef4SMarek Vasut
86aa04fef4SMarek Vasut writel((1 << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) |
87aa04fef4SMarek Vasut (1 << LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET),
88aa04fef4SMarek Vasut ®s->hw_lcdif_transfer_count);
89aa04fef4SMarek Vasut
90aa04fef4SMarek Vasut writel(LCDIF_CTRL_DATA_SELECT | LCDIF_CTRL_RUN,
91aa04fef4SMarek Vasut ®s->hw_lcdif_ctrl_clr);
92aa04fef4SMarek Vasut
93aa04fef4SMarek Vasut if (data)
94aa04fef4SMarek Vasut writel(LCDIF_CTRL_DATA_SELECT, ®s->hw_lcdif_ctrl_set);
95aa04fef4SMarek Vasut
96aa04fef4SMarek Vasut writel(LCDIF_CTRL_RUN, ®s->hw_lcdif_ctrl_set);
97aa04fef4SMarek Vasut
98aa04fef4SMarek Vasut if (mxs_wait_mask_clr(®s->hw_lcdif_lcdif_stat_reg, 1 << 29,
99aa04fef4SMarek Vasut timeout))
100aa04fef4SMarek Vasut return -ETIMEDOUT;
101aa04fef4SMarek Vasut
102aa04fef4SMarek Vasut writel(payload, ®s->hw_lcdif_data);
103aa04fef4SMarek Vasut return mxs_wait_mask_clr(®s->hw_lcdif_ctrl_reg, LCDIF_CTRL_RUN,
104aa04fef4SMarek Vasut timeout);
105aa04fef4SMarek Vasut }
106aa04fef4SMarek Vasut
mxsfb_write_register(uint32_t reg,uint32_t data)107aa04fef4SMarek Vasut static void mxsfb_write_register(uint32_t reg, uint32_t data)
108aa04fef4SMarek Vasut {
109aa04fef4SMarek Vasut mxsfb_write_byte(reg, 0);
110aa04fef4SMarek Vasut mxsfb_write_byte(data, 1);
111aa04fef4SMarek Vasut }
112aa04fef4SMarek Vasut
113aa04fef4SMarek Vasut static const struct {
114aa04fef4SMarek Vasut uint8_t reg;
115aa04fef4SMarek Vasut uint8_t delay;
116aa04fef4SMarek Vasut uint16_t val;
117aa04fef4SMarek Vasut } lcd_regs[] = {
118aa04fef4SMarek Vasut { 0x01, 0, 0x001c },
119aa04fef4SMarek Vasut { 0x02, 0, 0x0100 },
120aa04fef4SMarek Vasut /* Writing 0x30 to reg. 0x03 flips the LCD */
121aa04fef4SMarek Vasut { 0x03, 0, 0x1038 },
122aa04fef4SMarek Vasut { 0x08, 0, 0x0808 },
123aa04fef4SMarek Vasut /* This can contain 0x111 to rotate the LCD. */
124aa04fef4SMarek Vasut { 0x0c, 0, 0x0000 },
125aa04fef4SMarek Vasut { 0x0f, 0, 0x0c01 },
126aa04fef4SMarek Vasut { 0x20, 0, 0x0000 },
127aa04fef4SMarek Vasut { 0x21, 30, 0x0000 },
128aa04fef4SMarek Vasut /* Wait 30 mS here */
129aa04fef4SMarek Vasut { 0x10, 0, 0x0a00 },
130aa04fef4SMarek Vasut { 0x11, 30, 0x1038 },
131aa04fef4SMarek Vasut /* Wait 30 mS here */
132aa04fef4SMarek Vasut { 0x12, 0, 0x1010 },
133aa04fef4SMarek Vasut { 0x13, 0, 0x0050 },
134aa04fef4SMarek Vasut { 0x14, 0, 0x4f58 },
135aa04fef4SMarek Vasut { 0x30, 0, 0x0000 },
136aa04fef4SMarek Vasut { 0x31, 0, 0x00db },
137aa04fef4SMarek Vasut { 0x32, 0, 0x0000 },
138aa04fef4SMarek Vasut { 0x33, 0, 0x0000 },
139aa04fef4SMarek Vasut { 0x34, 0, 0x00db },
140aa04fef4SMarek Vasut { 0x35, 0, 0x0000 },
141aa04fef4SMarek Vasut { 0x36, 0, 0x00af },
142aa04fef4SMarek Vasut { 0x37, 0, 0x0000 },
143aa04fef4SMarek Vasut { 0x38, 0, 0x00db },
144aa04fef4SMarek Vasut { 0x39, 0, 0x0000 },
145aa04fef4SMarek Vasut { 0x50, 0, 0x0000 },
146aa04fef4SMarek Vasut { 0x51, 0, 0x0705 },
147aa04fef4SMarek Vasut { 0x52, 0, 0x0e0a },
148aa04fef4SMarek Vasut { 0x53, 0, 0x0300 },
149aa04fef4SMarek Vasut { 0x54, 0, 0x0a0e },
150aa04fef4SMarek Vasut { 0x55, 0, 0x0507 },
151aa04fef4SMarek Vasut { 0x56, 0, 0x0000 },
152aa04fef4SMarek Vasut { 0x57, 0, 0x0003 },
153aa04fef4SMarek Vasut { 0x58, 0, 0x090a },
154aa04fef4SMarek Vasut { 0x59, 30, 0x0a09 },
155aa04fef4SMarek Vasut /* Wait 30 mS here */
156aa04fef4SMarek Vasut { 0x07, 30, 0x1017 },
157aa04fef4SMarek Vasut /* Wait 40 mS here */
158aa04fef4SMarek Vasut { 0x36, 0, 0x00af },
159aa04fef4SMarek Vasut { 0x37, 0, 0x0000 },
160aa04fef4SMarek Vasut { 0x38, 0, 0x00db },
161aa04fef4SMarek Vasut { 0x39, 0, 0x0000 },
162aa04fef4SMarek Vasut { 0x20, 0, 0x0000 },
163aa04fef4SMarek Vasut { 0x21, 0, 0x0000 },
164aa04fef4SMarek Vasut };
165aa04fef4SMarek Vasut
mxsfb_system_setup(void)166*d39c346cSPeng Fan void mxsfb_system_setup(void)
167aa04fef4SMarek Vasut {
168aa04fef4SMarek Vasut struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
169aa04fef4SMarek Vasut int i;
170aa04fef4SMarek Vasut
171aa04fef4SMarek Vasut /* Switch the LCDIF into System-Mode */
172aa04fef4SMarek Vasut writel(LCDIF_CTRL_LCDIF_MASTER | LCDIF_CTRL_DOTCLK_MODE |
173aa04fef4SMarek Vasut LCDIF_CTRL_BYPASS_COUNT, ®s->hw_lcdif_ctrl_clr);
174aa04fef4SMarek Vasut
175aa04fef4SMarek Vasut /* Restart the SmartLCD controller */
176aa04fef4SMarek Vasut mdelay(50);
177aa04fef4SMarek Vasut writel(1, ®s->hw_lcdif_ctrl1_set);
178aa04fef4SMarek Vasut mdelay(50);
179aa04fef4SMarek Vasut writel(1, ®s->hw_lcdif_ctrl1_clr);
180aa04fef4SMarek Vasut mdelay(50);
181aa04fef4SMarek Vasut writel(1, ®s->hw_lcdif_ctrl1_set);
182aa04fef4SMarek Vasut mdelay(50);
183aa04fef4SMarek Vasut
184aa04fef4SMarek Vasut /* Program the SmartLCD controller */
185aa04fef4SMarek Vasut writel(LCDIF_CTRL1_RECOVER_ON_UNDERFLOW, ®s->hw_lcdif_ctrl1_set);
186aa04fef4SMarek Vasut
187aa04fef4SMarek Vasut writel((0x03 << LCDIF_TIMING_CMD_HOLD_OFFSET) |
188aa04fef4SMarek Vasut (0x03 << LCDIF_TIMING_CMD_SETUP_OFFSET) |
189aa04fef4SMarek Vasut (0x03 << LCDIF_TIMING_DATA_HOLD_OFFSET) |
190aa04fef4SMarek Vasut (0x02 << LCDIF_TIMING_DATA_SETUP_OFFSET),
191aa04fef4SMarek Vasut ®s->hw_lcdif_timing);
192aa04fef4SMarek Vasut
193aa04fef4SMarek Vasut /*
194aa04fef4SMarek Vasut * OTM2201A init and configuration sequence.
195aa04fef4SMarek Vasut */
196aa04fef4SMarek Vasut for (i = 0; i < ARRAY_SIZE(lcd_regs); i++) {
197aa04fef4SMarek Vasut mxsfb_write_register(lcd_regs[i].reg, lcd_regs[i].val);
198aa04fef4SMarek Vasut if (lcd_regs[i].delay)
199aa04fef4SMarek Vasut mdelay(lcd_regs[i].delay);
200aa04fef4SMarek Vasut }
201aa04fef4SMarek Vasut /* Turn on Framebuffer Upload Mode */
202aa04fef4SMarek Vasut mxsfb_write_byte(0x22, 0);
203aa04fef4SMarek Vasut
204aa04fef4SMarek Vasut writel(LCDIF_CTRL_LCDIF_MASTER | LCDIF_CTRL_DATA_SELECT,
205aa04fef4SMarek Vasut ®s->hw_lcdif_ctrl_set);
206aa04fef4SMarek Vasut }
207aa04fef4SMarek Vasut #endif
208aa04fef4SMarek Vasut
board_init(void)209aa04fef4SMarek Vasut int board_init(void)
210aa04fef4SMarek Vasut {
211aa04fef4SMarek Vasut /* Adress of boot parameters */
212aa04fef4SMarek Vasut gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
213aa04fef4SMarek Vasut
214aa04fef4SMarek Vasut /* Turn on PWM backlight */
215aa04fef4SMarek Vasut gpio_direction_output(MX23_PAD_PWM2__GPIO_1_28, 1);
216aa04fef4SMarek Vasut
217aa04fef4SMarek Vasut return 0;
218aa04fef4SMarek Vasut }
219aa04fef4SMarek Vasut
board_eth_init(bd_t * bis)220aa04fef4SMarek Vasut int board_eth_init(bd_t *bis)
221aa04fef4SMarek Vasut {
222aa04fef4SMarek Vasut usb_eth_initialize(bis);
223aa04fef4SMarek Vasut return 0;
224aa04fef4SMarek Vasut }
225