15dc5a8caSNikita Kiryanov /*
25dc5a8caSNikita Kiryanov * Copyright (C) 2015 Compulab, Ltd.
35dc5a8caSNikita Kiryanov *
45dc5a8caSNikita Kiryanov * SPDX-License-Identifier: GPL-2.0+
55dc5a8caSNikita Kiryanov */
65dc5a8caSNikita Kiryanov
75dc5a8caSNikita Kiryanov #include <common.h>
85dc5a8caSNikita Kiryanov #include <i2c.h>
95dc5a8caSNikita Kiryanov #include <miiphy.h>
105dc5a8caSNikita Kiryanov #include <cpsw.h>
115dc5a8caSNikita Kiryanov #include <asm/gpio.h>
125dc5a8caSNikita Kiryanov #include <asm/arch/sys_proto.h>
135dc5a8caSNikita Kiryanov #include <asm/emif.h>
145dc5a8caSNikita Kiryanov #include <power/pmic.h>
155dc5a8caSNikita Kiryanov #include <power/tps65218.h>
165dc5a8caSNikita Kiryanov #include "board.h"
17*99ed6217SFaiz Abbas #include <usb.h>
18*99ed6217SFaiz Abbas #include <asm/omap_common.h>
195dc5a8caSNikita Kiryanov
205dc5a8caSNikita Kiryanov DECLARE_GLOBAL_DATA_PTR;
215dc5a8caSNikita Kiryanov
225dc5a8caSNikita Kiryanov static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
235dc5a8caSNikita Kiryanov
245dc5a8caSNikita Kiryanov /* setup board specific PMIC */
power_init_board(void)255dc5a8caSNikita Kiryanov int power_init_board(void)
265dc5a8caSNikita Kiryanov {
275dc5a8caSNikita Kiryanov struct pmic *p;
28dccaaaebSNikita Kiryanov uchar tps_status = 0;
295dc5a8caSNikita Kiryanov
305dc5a8caSNikita Kiryanov power_tps65218_init(I2C_PMIC);
315dc5a8caSNikita Kiryanov p = pmic_get("TPS65218_PMIC");
32dccaaaebSNikita Kiryanov if (p && !pmic_probe(p)) {
335dc5a8caSNikita Kiryanov puts("PMIC: TPS65218\n");
34dccaaaebSNikita Kiryanov /* We don't care if fseal is locked, but we do need it set */
35dccaaaebSNikita Kiryanov tps65218_lock_fseal();
36dccaaaebSNikita Kiryanov tps65218_reg_read(TPS65218_STATUS, &tps_status);
37dccaaaebSNikita Kiryanov if (!(tps_status & TPS65218_FSEAL))
38dccaaaebSNikita Kiryanov printf("WARNING: RTC not backed by battery!\n");
39dccaaaebSNikita Kiryanov }
405dc5a8caSNikita Kiryanov
415dc5a8caSNikita Kiryanov return 0;
425dc5a8caSNikita Kiryanov }
435dc5a8caSNikita Kiryanov
board_init(void)445dc5a8caSNikita Kiryanov int board_init(void)
455dc5a8caSNikita Kiryanov {
465dc5a8caSNikita Kiryanov gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
475dc5a8caSNikita Kiryanov gpmc_init();
485dc5a8caSNikita Kiryanov set_i2c_pin_mux();
495dc5a8caSNikita Kiryanov i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
505dc5a8caSNikita Kiryanov i2c_probe(TPS65218_CHIP_PM);
515dc5a8caSNikita Kiryanov
525dc5a8caSNikita Kiryanov return 0;
535dc5a8caSNikita Kiryanov }
545dc5a8caSNikita Kiryanov
board_usb_init(int index,enum usb_init_type init)55*99ed6217SFaiz Abbas int board_usb_init(int index, enum usb_init_type init)
56*99ed6217SFaiz Abbas {
57*99ed6217SFaiz Abbas enable_usb_clocks(index);
58*99ed6217SFaiz Abbas return 0;
59*99ed6217SFaiz Abbas }
60*99ed6217SFaiz Abbas
board_usb_cleanup(int index,enum usb_init_type init)61*99ed6217SFaiz Abbas int board_usb_cleanup(int index, enum usb_init_type init)
62*99ed6217SFaiz Abbas {
63*99ed6217SFaiz Abbas disable_usb_clocks(index);
64*99ed6217SFaiz Abbas return 0;
65*99ed6217SFaiz Abbas }
66*99ed6217SFaiz Abbas
675dc5a8caSNikita Kiryanov #ifdef CONFIG_DRIVER_TI_CPSW
685dc5a8caSNikita Kiryanov
cpsw_control(int enabled)695dc5a8caSNikita Kiryanov static void cpsw_control(int enabled)
705dc5a8caSNikita Kiryanov {
715dc5a8caSNikita Kiryanov return;
725dc5a8caSNikita Kiryanov }
735dc5a8caSNikita Kiryanov
745dc5a8caSNikita Kiryanov static struct cpsw_slave_data cpsw_slaves[] = {
755dc5a8caSNikita Kiryanov {
765dc5a8caSNikita Kiryanov .slave_reg_ofs = 0x208,
775dc5a8caSNikita Kiryanov .sliver_reg_ofs = 0xd80,
785dc5a8caSNikita Kiryanov .phy_addr = 0,
795dc5a8caSNikita Kiryanov .phy_if = PHY_INTERFACE_MODE_RGMII,
805dc5a8caSNikita Kiryanov },
815dc5a8caSNikita Kiryanov {
825dc5a8caSNikita Kiryanov .slave_reg_ofs = 0x308,
835dc5a8caSNikita Kiryanov .sliver_reg_ofs = 0xdc0,
845dc5a8caSNikita Kiryanov .phy_addr = 1,
855dc5a8caSNikita Kiryanov .phy_if = PHY_INTERFACE_MODE_RGMII,
865dc5a8caSNikita Kiryanov },
875dc5a8caSNikita Kiryanov };
885dc5a8caSNikita Kiryanov
895dc5a8caSNikita Kiryanov static struct cpsw_platform_data cpsw_data = {
905dc5a8caSNikita Kiryanov .mdio_base = CPSW_MDIO_BASE,
915dc5a8caSNikita Kiryanov .cpsw_base = CPSW_BASE,
925dc5a8caSNikita Kiryanov .mdio_div = 0xff,
935dc5a8caSNikita Kiryanov .channels = 8,
945dc5a8caSNikita Kiryanov .cpdma_reg_ofs = 0x800,
955dc5a8caSNikita Kiryanov .slaves = 2,
965dc5a8caSNikita Kiryanov .slave_data = cpsw_slaves,
975dc5a8caSNikita Kiryanov .ale_reg_ofs = 0xd00,
985dc5a8caSNikita Kiryanov .ale_entries = 1024,
995dc5a8caSNikita Kiryanov .host_port_reg_ofs = 0x108,
1005dc5a8caSNikita Kiryanov .hw_stats_reg_ofs = 0x900,
1015dc5a8caSNikita Kiryanov .bd_ram_ofs = 0x2000,
1025dc5a8caSNikita Kiryanov .mac_control = (1 << 5),
1035dc5a8caSNikita Kiryanov .control = cpsw_control,
1045dc5a8caSNikita Kiryanov .host_port_num = 0,
1055dc5a8caSNikita Kiryanov .version = CPSW_CTRL_VERSION_2,
1065dc5a8caSNikita Kiryanov };
1075dc5a8caSNikita Kiryanov
1085dc5a8caSNikita Kiryanov #define GPIO_PHY1_RST 170
1095dc5a8caSNikita Kiryanov #define GPIO_PHY2_RST 168
1105dc5a8caSNikita Kiryanov
board_phy_config(struct phy_device * phydev)1115dc5a8caSNikita Kiryanov int board_phy_config(struct phy_device *phydev)
1125dc5a8caSNikita Kiryanov {
1135dc5a8caSNikita Kiryanov unsigned short val;
1145dc5a8caSNikita Kiryanov
1155dc5a8caSNikita Kiryanov /* introduce tx clock delay */
1165dc5a8caSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
1175dc5a8caSNikita Kiryanov val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
1185dc5a8caSNikita Kiryanov val |= 0x0100;
1195dc5a8caSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
1205dc5a8caSNikita Kiryanov
1215dc5a8caSNikita Kiryanov if (phydev->drv->config)
1225dc5a8caSNikita Kiryanov return phydev->drv->config(phydev);
1235dc5a8caSNikita Kiryanov
1245dc5a8caSNikita Kiryanov return 0;
1255dc5a8caSNikita Kiryanov }
1265dc5a8caSNikita Kiryanov
board_phy_init(void)1275dc5a8caSNikita Kiryanov static void board_phy_init(void)
1285dc5a8caSNikita Kiryanov {
1295dc5a8caSNikita Kiryanov set_mdio_pin_mux();
1305dc5a8caSNikita Kiryanov writel(0x40003, 0x44e10a74); /* Mux pin as clkout2 */
1315dc5a8caSNikita Kiryanov writel(0x10006, 0x44df4108); /* Select EXTDEV as clock source */
1325dc5a8caSNikita Kiryanov writel(0x4, 0x44df2e60); /* Set EXTDEV as MNbypass */
1335dc5a8caSNikita Kiryanov
1345dc5a8caSNikita Kiryanov /* For revision A */
1355dc5a8caSNikita Kiryanov writel(0x2000009, 0x44df2e6c);
1365dc5a8caSNikita Kiryanov writel(0x38a, 0x44df2e70);
1375dc5a8caSNikita Kiryanov
1385dc5a8caSNikita Kiryanov mdelay(10);
1395dc5a8caSNikita Kiryanov
1405dc5a8caSNikita Kiryanov gpio_request(GPIO_PHY1_RST, "phy1_rst");
1415dc5a8caSNikita Kiryanov gpio_request(GPIO_PHY2_RST, "phy2_rst");
1425dc5a8caSNikita Kiryanov gpio_direction_output(GPIO_PHY1_RST, 0);
1435dc5a8caSNikita Kiryanov gpio_direction_output(GPIO_PHY2_RST, 0);
1445dc5a8caSNikita Kiryanov mdelay(2);
1455dc5a8caSNikita Kiryanov
1465dc5a8caSNikita Kiryanov gpio_set_value(GPIO_PHY1_RST, 1);
1475dc5a8caSNikita Kiryanov gpio_set_value(GPIO_PHY2_RST, 1);
1485dc5a8caSNikita Kiryanov mdelay(2);
1495dc5a8caSNikita Kiryanov }
1505dc5a8caSNikita Kiryanov
board_eth_init(bd_t * bis)1515dc5a8caSNikita Kiryanov int board_eth_init(bd_t *bis)
1525dc5a8caSNikita Kiryanov {
1535dc5a8caSNikita Kiryanov int rv;
1545dc5a8caSNikita Kiryanov
1555dc5a8caSNikita Kiryanov set_rgmii_pin_mux();
1565dc5a8caSNikita Kiryanov writel(RGMII_MODE_ENABLE | RGMII_INT_DELAY, &cdev->miisel);
1575dc5a8caSNikita Kiryanov board_phy_init();
1585dc5a8caSNikita Kiryanov
1595dc5a8caSNikita Kiryanov rv = cpsw_register(&cpsw_data);
1605dc5a8caSNikita Kiryanov if (rv < 0)
1615dc5a8caSNikita Kiryanov printf("Error %d registering CPSW switch\n", rv);
1625dc5a8caSNikita Kiryanov
1635dc5a8caSNikita Kiryanov return rv;
1645dc5a8caSNikita Kiryanov }
1655dc5a8caSNikita Kiryanov #endif
166