xref: /rk3399_rockchip-uboot/board/compulab/cm_t335/mux.c (revision 4b210ad34282bfd9fc982a8e3c9a9126f4094cdb)
154e7445dSIlya Ledvich /*
254e7445dSIlya Ledvich  * Pinmux configuration for Compulab CM-T335 board
354e7445dSIlya Ledvich  *
454e7445dSIlya Ledvich  * Copyright (C) 2013, Compulab Ltd - http://compulab.co.il/
554e7445dSIlya Ledvich  *
654e7445dSIlya Ledvich  * Author: Ilya Ledvich <ilya@compulab.co.il>
754e7445dSIlya Ledvich  *
854e7445dSIlya Ledvich  * SPDX-License-Identifier:	GPL-2.0+
954e7445dSIlya Ledvich  */
1054e7445dSIlya Ledvich 
1154e7445dSIlya Ledvich #include <common.h>
1254e7445dSIlya Ledvich #include <asm/arch/sys_proto.h>
1354e7445dSIlya Ledvich #include <asm/arch/hardware.h>
1454e7445dSIlya Ledvich #include <asm/arch/mux.h>
1554e7445dSIlya Ledvich #include <asm/io.h>
1654e7445dSIlya Ledvich 
1754e7445dSIlya Ledvich static struct module_pin_mux uart0_pin_mux[] = {
1854e7445dSIlya Ledvich 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},
1954e7445dSIlya Ledvich 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},
2054e7445dSIlya Ledvich 	{-1},
2154e7445dSIlya Ledvich };
2254e7445dSIlya Ledvich 
2354e7445dSIlya Ledvich static struct module_pin_mux uart1_pin_mux[] = {
2454e7445dSIlya Ledvich 	{OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},
2554e7445dSIlya Ledvich 	{OFFSET(uart1_txd), (MODE(0) | PULLUDEN)},
2654e7445dSIlya Ledvich 	{OFFSET(uart1_ctsn), (MODE(0) | PULLUP_EN | RXACTIVE)},
2754e7445dSIlya Ledvich 	{OFFSET(uart1_rtsn), (MODE(0) | PULLUDEN)},
2854e7445dSIlya Ledvich 	{-1},
2954e7445dSIlya Ledvich };
3054e7445dSIlya Ledvich 
3154e7445dSIlya Ledvich static struct module_pin_mux mmc0_pin_mux[] = {
3254e7445dSIlya Ledvich 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},
3354e7445dSIlya Ledvich 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},
3454e7445dSIlya Ledvich 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},
3554e7445dSIlya Ledvich 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},
3654e7445dSIlya Ledvich 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},
3754e7445dSIlya Ledvich 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},
3854e7445dSIlya Ledvich 	{-1},
3954e7445dSIlya Ledvich };
4054e7445dSIlya Ledvich 
4154e7445dSIlya Ledvich static struct module_pin_mux i2c0_pin_mux[] = {
4254e7445dSIlya Ledvich 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
4354e7445dSIlya Ledvich 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
4454e7445dSIlya Ledvich 	{-1},
4554e7445dSIlya Ledvich };
4654e7445dSIlya Ledvich 
4754e7445dSIlya Ledvich static struct module_pin_mux i2c1_pin_mux[] = {
4854e7445dSIlya Ledvich 	/* I2C_DATA */
4954e7445dSIlya Ledvich 	{OFFSET(uart0_ctsn), (MODE(3) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
5054e7445dSIlya Ledvich 	/* I2C_SCLK */
5154e7445dSIlya Ledvich 	{OFFSET(uart0_rtsn), (MODE(3) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
5254e7445dSIlya Ledvich 	{-1},
5354e7445dSIlya Ledvich };
5454e7445dSIlya Ledvich 
5554e7445dSIlya Ledvich static struct module_pin_mux rgmii1_pin_mux[] = {
5654e7445dSIlya Ledvich 	{OFFSET(mii1_txen), MODE(2)},			/* RGMII1_TCTL */
5754e7445dSIlya Ledvich 	{OFFSET(mii1_rxdv), MODE(2) | RXACTIVE},	/* RGMII1_RCTL */
5854e7445dSIlya Ledvich 	{OFFSET(mii1_txd3), MODE(2)},			/* RGMII1_TD3 */
5954e7445dSIlya Ledvich 	{OFFSET(mii1_txd2), MODE(2)},			/* RGMII1_TD2 */
6054e7445dSIlya Ledvich 	{OFFSET(mii1_txd1), MODE(2)},			/* RGMII1_TD1 */
6154e7445dSIlya Ledvich 	{OFFSET(mii1_txd0), MODE(2)},			/* RGMII1_TD0 */
6254e7445dSIlya Ledvich 	{OFFSET(mii1_txclk), MODE(2)},			/* RGMII1_TCLK */
6354e7445dSIlya Ledvich 	{OFFSET(mii1_rxclk), MODE(2) | RXACTIVE},	/* RGMII1_RCLK */
6454e7445dSIlya Ledvich 	{OFFSET(mii1_rxd3), MODE(2) | RXACTIVE},	/* RGMII1_RD3 */
6554e7445dSIlya Ledvich 	{OFFSET(mii1_rxd2), MODE(2) | RXACTIVE},	/* RGMII1_RD2 */
6654e7445dSIlya Ledvich 	{OFFSET(mii1_rxd1), MODE(2) | RXACTIVE},	/* RGMII1_RD1 */
6754e7445dSIlya Ledvich 	{OFFSET(mii1_rxd0), MODE(2) | RXACTIVE},	/* RGMII1_RD0 */
6854e7445dSIlya Ledvich 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
6954e7445dSIlya Ledvich 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
7054e7445dSIlya Ledvich 	{-1},
7154e7445dSIlya Ledvich };
7254e7445dSIlya Ledvich 
7354e7445dSIlya Ledvich static struct module_pin_mux nand_pin_mux[] = {
7454e7445dSIlya Ledvich 	{OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD0 */
7554e7445dSIlya Ledvich 	{OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD1 */
7654e7445dSIlya Ledvich 	{OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD2 */
7754e7445dSIlya Ledvich 	{OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD3 */
7854e7445dSIlya Ledvich 	{OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD4 */
7954e7445dSIlya Ledvich 	{OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD5 */
8054e7445dSIlya Ledvich 	{OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD6 */
8154e7445dSIlya Ledvich 	{OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD7 */
8254e7445dSIlya Ledvich 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
8354e7445dSIlya Ledvich 	{OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)},	/* NAND_WPN */
8454e7445dSIlya Ledvich 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)},		/* NAND_CS0 */
8554e7445dSIlya Ledvich 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)},	/* NAND_ADV_ALE */
8654e7445dSIlya Ledvich 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)},	/* NAND_OE */
8754e7445dSIlya Ledvich 	{OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)},	/* NAND_WEN */
8854e7445dSIlya Ledvich 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)},	/* NAND_BE_CLE */
8954e7445dSIlya Ledvich 	{-1},
9054e7445dSIlya Ledvich };
9154e7445dSIlya Ledvich 
9254e7445dSIlya Ledvich static struct module_pin_mux eth_phy_rst_pin_mux[] = {
9354e7445dSIlya Ledvich 	{OFFSET(emu0), (MODE(7) | PULLUDDIS)},	/* GPIO3_7 */
9454e7445dSIlya Ledvich 	{-1},
9554e7445dSIlya Ledvich };
9654e7445dSIlya Ledvich 
97*e8ac22beSIlya Ledvich static struct module_pin_mux status_led_pin_mux[] = {
98*e8ac22beSIlya Ledvich 	{OFFSET(gpmc_csn3), (MODE(7) | PULLUDEN)},	/* GPIO2_0 */
99*e8ac22beSIlya Ledvich 	{-1},
100*e8ac22beSIlya Ledvich };
101*e8ac22beSIlya Ledvich 
set_uart_mux_conf(void)10254e7445dSIlya Ledvich void set_uart_mux_conf(void)
10354e7445dSIlya Ledvich {
10454e7445dSIlya Ledvich 	configure_module_pin_mux(uart0_pin_mux);
10554e7445dSIlya Ledvich 	configure_module_pin_mux(uart1_pin_mux);
10654e7445dSIlya Ledvich }
10754e7445dSIlya Ledvich 
set_mux_conf_regs(void)10854e7445dSIlya Ledvich void set_mux_conf_regs(void)
10954e7445dSIlya Ledvich {
11054e7445dSIlya Ledvich 	configure_module_pin_mux(i2c0_pin_mux);
11154e7445dSIlya Ledvich 	configure_module_pin_mux(i2c1_pin_mux);
11254e7445dSIlya Ledvich 	configure_module_pin_mux(rgmii1_pin_mux);
11354e7445dSIlya Ledvich 	configure_module_pin_mux(eth_phy_rst_pin_mux);
11454e7445dSIlya Ledvich 	configure_module_pin_mux(mmc0_pin_mux);
11554e7445dSIlya Ledvich 	configure_module_pin_mux(nand_pin_mux);
116*e8ac22beSIlya Ledvich 	configure_module_pin_mux(status_led_pin_mux);
11754e7445dSIlya Ledvich }
118