xref: /rk3399_rockchip-uboot/board/compulab/cm_fx6/common.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
1e32028a7SNikita Kiryanov /*
2e32028a7SNikita Kiryanov  * Code used by both U-Boot and SPL for Compulab CM-FX6
3e32028a7SNikita Kiryanov  *
4e32028a7SNikita Kiryanov  * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
5e32028a7SNikita Kiryanov  *
6e32028a7SNikita Kiryanov  * Author: Nikita Kiryanov <nikita@compulab.co.il>
7e32028a7SNikita Kiryanov  *
8e32028a7SNikita Kiryanov  * SPDX-License-Identifier:	GPL-2.0+
9e32028a7SNikita Kiryanov  */
10e32028a7SNikita Kiryanov 
11e32028a7SNikita Kiryanov #include <common.h>
12e32028a7SNikita Kiryanov #include <asm/arch/sys_proto.h>
13e32028a7SNikita Kiryanov #include <asm/gpio.h>
14*552a848eSStefano Babic #include <asm/mach-imx/spi.h>
15e32028a7SNikita Kiryanov #include <fsl_esdhc.h>
16e32028a7SNikita Kiryanov #include "common.h"
17e32028a7SNikita Kiryanov 
18e32028a7SNikita Kiryanov DECLARE_GLOBAL_DATA_PTR;
19e32028a7SNikita Kiryanov 
20e32028a7SNikita Kiryanov #ifdef CONFIG_FSL_ESDHC
21e32028a7SNikita Kiryanov #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
22e32028a7SNikita Kiryanov 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
23e32028a7SNikita Kiryanov 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
24e32028a7SNikita Kiryanov 
25e32028a7SNikita Kiryanov static iomux_v3_cfg_t const usdhc_pads[] = {
26e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD1_CLK__SD1_CLK    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
27e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD1_CMD__SD1_CMD    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
28e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
29e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
30e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
31e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
32e32028a7SNikita Kiryanov 
33e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD2_CLK__SD2_CLK    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
34e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD2_CMD__SD2_CMD    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
35e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
36e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
37e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
38e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
39e32028a7SNikita Kiryanov 
40e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_CLK__SD3_CLK    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
41e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_CMD__SD3_CMD    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
42e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
43e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
44e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
45e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
46e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
47e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
48e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
49e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
50e32028a7SNikita Kiryanov };
51e32028a7SNikita Kiryanov 
cm_fx6_set_usdhc_iomux(void)52e32028a7SNikita Kiryanov void cm_fx6_set_usdhc_iomux(void)
53e32028a7SNikita Kiryanov {
54e32028a7SNikita Kiryanov 	SETUP_IOMUX_PADS(usdhc_pads);
55e32028a7SNikita Kiryanov }
56e32028a7SNikita Kiryanov 
57e32028a7SNikita Kiryanov /* CINS bit doesn't work, so always try to access the MMC card */
board_mmc_getcd(struct mmc * mmc)58e32028a7SNikita Kiryanov int board_mmc_getcd(struct mmc *mmc)
59e32028a7SNikita Kiryanov {
60e32028a7SNikita Kiryanov 	return 1;
61e32028a7SNikita Kiryanov }
62e32028a7SNikita Kiryanov #endif
63e32028a7SNikita Kiryanov 
64e32028a7SNikita Kiryanov #ifdef CONFIG_MXC_SPI
65e32028a7SNikita Kiryanov #define ECSPI_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_SPEED_MED | \
66e32028a7SNikita Kiryanov 		PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
67e32028a7SNikita Kiryanov 
68e32028a7SNikita Kiryanov static iomux_v3_cfg_t const ecspi_pads[] = {
69e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(ECSPI_PAD_CTRL)),
70e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(ECSPI_PAD_CTRL)),
71e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(ECSPI_PAD_CTRL)),
72e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_EB2__GPIO2_IO30  | MUX_PAD_CTRL(ECSPI_PAD_CTRL)),
73e32028a7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D19__ECSPI1_SS1  | MUX_PAD_CTRL(ECSPI_PAD_CTRL)),
74e32028a7SNikita Kiryanov };
75e32028a7SNikita Kiryanov 
cm_fx6_set_ecspi_iomux(void)76e32028a7SNikita Kiryanov void cm_fx6_set_ecspi_iomux(void)
77e32028a7SNikita Kiryanov {
78e32028a7SNikita Kiryanov 	SETUP_IOMUX_PADS(ecspi_pads);
79e32028a7SNikita Kiryanov }
80e32028a7SNikita Kiryanov 
board_spi_cs_gpio(unsigned bus,unsigned cs)81e32028a7SNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
82e32028a7SNikita Kiryanov {
83e32028a7SNikita Kiryanov 	return (bus == 0 && cs == 0) ? (CM_FX6_ECSPI_BUS0_CS0) : -1;
84e32028a7SNikita Kiryanov }
85e32028a7SNikita Kiryanov #endif
86