xref: /rk3399_rockchip-uboot/board/compulab/cm_fx6/cm_fx6.c (revision eab29802d6211aeb9cd521a51d22a43c8fb4f94d)
1e32028a7SNikita Kiryanov /*
2e32028a7SNikita Kiryanov  * Board functions for Compulab CM-FX6 board
3e32028a7SNikita Kiryanov  *
4e32028a7SNikita Kiryanov  * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
5e32028a7SNikita Kiryanov  *
6e32028a7SNikita Kiryanov  * Author: Nikita Kiryanov <nikita@compulab.co.il>
7e32028a7SNikita Kiryanov  *
8e32028a7SNikita Kiryanov  * SPDX-License-Identifier:	GPL-2.0+
9e32028a7SNikita Kiryanov  */
10e32028a7SNikita Kiryanov 
11e32028a7SNikita Kiryanov #include <common.h>
123f0e935fSSimon Glass #include <dm.h>
13e32028a7SNikita Kiryanov #include <fsl_esdhc.h>
1402b1343eSNikita Kiryanov #include <miiphy.h>
1502b1343eSNikita Kiryanov #include <netdev.h>
1602b1343eSNikita Kiryanov #include <fdt_support.h>
17206f38f7SNikita Kiryanov #include <sata.h>
18a6b0652bSNikita Kiryanov #include <asm/arch/crm_regs.h>
19e32028a7SNikita Kiryanov #include <asm/arch/sys_proto.h>
200f3effb9SNikita Kiryanov #include <asm/arch/iomux.h>
21f42b2f60SNikita Kiryanov #include <asm/imx-common/mxc_i2c.h>
22206f38f7SNikita Kiryanov #include <asm/imx-common/sata.h>
23a6b0652bSNikita Kiryanov #include <asm/io.h>
2402b1343eSNikita Kiryanov #include <asm/gpio.h>
2586256b79SMasahiro Yamada #include <dm/platform_data/serial_mxc.h>
26e32028a7SNikita Kiryanov #include "common.h"
27f66113c0SNikita Kiryanov #include "../common/eeprom.h"
28e32028a7SNikita Kiryanov 
29e32028a7SNikita Kiryanov DECLARE_GLOBAL_DATA_PTR;
30e32028a7SNikita Kiryanov 
31206f38f7SNikita Kiryanov #ifdef CONFIG_DWC_AHSATA
32206f38f7SNikita Kiryanov static int cm_fx6_issd_gpios[] = {
33206f38f7SNikita Kiryanov 	/* The order of the GPIOs in the array is important! */
34b65cbab1SNikita Kiryanov 	CM_FX6_SATA_LDO_EN,
35206f38f7SNikita Kiryanov 	CM_FX6_SATA_PHY_SLP,
36206f38f7SNikita Kiryanov 	CM_FX6_SATA_NRSTDLY,
37206f38f7SNikita Kiryanov 	CM_FX6_SATA_PWREN,
38206f38f7SNikita Kiryanov 	CM_FX6_SATA_NSTANDBY1,
39206f38f7SNikita Kiryanov 	CM_FX6_SATA_NSTANDBY2,
40206f38f7SNikita Kiryanov };
41206f38f7SNikita Kiryanov 
42206f38f7SNikita Kiryanov static void cm_fx6_sata_power(int on)
43206f38f7SNikita Kiryanov {
44206f38f7SNikita Kiryanov 	int i;
45206f38f7SNikita Kiryanov 
46206f38f7SNikita Kiryanov 	if (!on) { /* tell the iSSD that the power will be removed */
47206f38f7SNikita Kiryanov 		gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
48206f38f7SNikita Kiryanov 		mdelay(10);
49206f38f7SNikita Kiryanov 	}
50206f38f7SNikita Kiryanov 
51206f38f7SNikita Kiryanov 	for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
52206f38f7SNikita Kiryanov 		gpio_direction_output(cm_fx6_issd_gpios[i], on);
53206f38f7SNikita Kiryanov 		udelay(100);
54206f38f7SNikita Kiryanov 	}
55206f38f7SNikita Kiryanov 
56206f38f7SNikita Kiryanov 	if (!on) /* for compatibility lower the power loss interrupt */
57206f38f7SNikita Kiryanov 		gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
58206f38f7SNikita Kiryanov }
59206f38f7SNikita Kiryanov 
60206f38f7SNikita Kiryanov static iomux_v3_cfg_t const sata_pads[] = {
61206f38f7SNikita Kiryanov 	/* SATA PWR */
62206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
63206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16    | MUX_PAD_CTRL(NO_PAD_CTRL)),
64206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20    | MUX_PAD_CTRL(NO_PAD_CTRL)),
65206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02    | MUX_PAD_CTRL(NO_PAD_CTRL)),
66206f38f7SNikita Kiryanov 	/* SATA CTRL */
67206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30  | MUX_PAD_CTRL(NO_PAD_CTRL)),
68206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23    | MUX_PAD_CTRL(NO_PAD_CTRL)),
69206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29    | MUX_PAD_CTRL(NO_PAD_CTRL)),
70206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06    | MUX_PAD_CTRL(NO_PAD_CTRL)),
71206f38f7SNikita Kiryanov 	IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31   | MUX_PAD_CTRL(NO_PAD_CTRL)),
72206f38f7SNikita Kiryanov };
73206f38f7SNikita Kiryanov 
748f488c1bSNikita Kiryanov static int cm_fx6_setup_issd(void)
75206f38f7SNikita Kiryanov {
768f488c1bSNikita Kiryanov 	int ret, i;
77206f38f7SNikita Kiryanov 
788f488c1bSNikita Kiryanov 	SETUP_IOMUX_PADS(sata_pads);
798f488c1bSNikita Kiryanov 
808f488c1bSNikita Kiryanov 	for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
818f488c1bSNikita Kiryanov 		ret = gpio_request(cm_fx6_issd_gpios[i], "sata");
828f488c1bSNikita Kiryanov 		if (ret)
838f488c1bSNikita Kiryanov 			return ret;
848f488c1bSNikita Kiryanov 	}
858f488c1bSNikita Kiryanov 
868f488c1bSNikita Kiryanov 	ret = gpio_request(CM_FX6_SATA_PWLOSS_INT, "sata_pwloss_int");
878f488c1bSNikita Kiryanov 	if (ret)
888f488c1bSNikita Kiryanov 		return ret;
898f488c1bSNikita Kiryanov 
908f488c1bSNikita Kiryanov 	return 0;
91206f38f7SNikita Kiryanov }
92206f38f7SNikita Kiryanov 
93206f38f7SNikita Kiryanov #define CM_FX6_SATA_INIT_RETRIES	10
94206f38f7SNikita Kiryanov int sata_initialize(void)
95206f38f7SNikita Kiryanov {
96206f38f7SNikita Kiryanov 	int err, i;
97206f38f7SNikita Kiryanov 
988f488c1bSNikita Kiryanov 	/* Make sure this gpio has logical 0 value */
998f488c1bSNikita Kiryanov 	gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
1008f488c1bSNikita Kiryanov 	udelay(100);
1018f488c1bSNikita Kiryanov 	cm_fx6_sata_power(1);
1028f488c1bSNikita Kiryanov 
103206f38f7SNikita Kiryanov 	for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
104206f38f7SNikita Kiryanov 		err = setup_sata();
105206f38f7SNikita Kiryanov 		if (err) {
106206f38f7SNikita Kiryanov 			printf("SATA setup failed: %d\n", err);
107206f38f7SNikita Kiryanov 			return err;
108206f38f7SNikita Kiryanov 		}
109206f38f7SNikita Kiryanov 
110206f38f7SNikita Kiryanov 		udelay(100);
111206f38f7SNikita Kiryanov 
112206f38f7SNikita Kiryanov 		err = __sata_initialize();
113206f38f7SNikita Kiryanov 		if (!err)
114206f38f7SNikita Kiryanov 			break;
115206f38f7SNikita Kiryanov 
116206f38f7SNikita Kiryanov 		/* There is no device on the SATA port */
117206f38f7SNikita Kiryanov 		if (sata_port_status(0, 0) == 0)
118206f38f7SNikita Kiryanov 			break;
119206f38f7SNikita Kiryanov 
120206f38f7SNikita Kiryanov 		/* There's a device, but link not established. Retry */
121206f38f7SNikita Kiryanov 	}
122206f38f7SNikita Kiryanov 
123206f38f7SNikita Kiryanov 	return err;
124206f38f7SNikita Kiryanov }
1259cad3544SNikita Kiryanov 
1269cad3544SNikita Kiryanov int sata_stop(void)
1279cad3544SNikita Kiryanov {
1289cad3544SNikita Kiryanov 	__sata_stop();
1299cad3544SNikita Kiryanov 	cm_fx6_sata_power(0);
1309cad3544SNikita Kiryanov 	mdelay(250);
1319cad3544SNikita Kiryanov 
1329cad3544SNikita Kiryanov 	return 0;
1339cad3544SNikita Kiryanov }
1348f488c1bSNikita Kiryanov #else
1358f488c1bSNikita Kiryanov static int cm_fx6_setup_issd(void) { return 0; }
136206f38f7SNikita Kiryanov #endif
137206f38f7SNikita Kiryanov 
138f42b2f60SNikita Kiryanov #ifdef CONFIG_SYS_I2C_MXC
139f42b2f60SNikita Kiryanov #define I2C_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
140f42b2f60SNikita Kiryanov 			PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
141f42b2f60SNikita Kiryanov 			PAD_CTL_ODE | PAD_CTL_SRE_FAST)
142f42b2f60SNikita Kiryanov 
143f42b2f60SNikita Kiryanov I2C_PADS(i2c0_pads,
144f42b2f60SNikita Kiryanov 	 PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
145f42b2f60SNikita Kiryanov 	 PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
146f42b2f60SNikita Kiryanov 	 IMX_GPIO_NR(3, 21),
147f42b2f60SNikita Kiryanov 	 PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
148f42b2f60SNikita Kiryanov 	 PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
149f42b2f60SNikita Kiryanov 	 IMX_GPIO_NR(3, 28));
150f42b2f60SNikita Kiryanov 
151f42b2f60SNikita Kiryanov I2C_PADS(i2c1_pads,
152f42b2f60SNikita Kiryanov 	 PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
153f42b2f60SNikita Kiryanov 	 PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
154f42b2f60SNikita Kiryanov 	 IMX_GPIO_NR(4, 12),
155f42b2f60SNikita Kiryanov 	 PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
156f42b2f60SNikita Kiryanov 	 PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
157f42b2f60SNikita Kiryanov 	 IMX_GPIO_NR(4, 13));
158f42b2f60SNikita Kiryanov 
159f42b2f60SNikita Kiryanov I2C_PADS(i2c2_pads,
160f42b2f60SNikita Kiryanov 	 PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
161f42b2f60SNikita Kiryanov 	 PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
162f42b2f60SNikita Kiryanov 	 IMX_GPIO_NR(1, 3),
163f42b2f60SNikita Kiryanov 	 PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
164f42b2f60SNikita Kiryanov 	 PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
165f42b2f60SNikita Kiryanov 	 IMX_GPIO_NR(1, 6));
166f42b2f60SNikita Kiryanov 
167f42b2f60SNikita Kiryanov 
168edbf8b4fSSimon Glass static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
169f42b2f60SNikita Kiryanov {
170edbf8b4fSSimon Glass 	int ret;
171edbf8b4fSSimon Glass 
172edbf8b4fSSimon Glass 	ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
173edbf8b4fSSimon Glass 	if (ret)
174edbf8b4fSSimon Glass 		printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
175edbf8b4fSSimon Glass 
176edbf8b4fSSimon Glass 	return ret;
177edbf8b4fSSimon Glass }
178edbf8b4fSSimon Glass 
179edbf8b4fSSimon Glass static int cm_fx6_setup_i2c(void)
180edbf8b4fSSimon Glass {
181edbf8b4fSSimon Glass 	int ret = 0, err;
182edbf8b4fSSimon Glass 
183edbf8b4fSSimon Glass 	/* i2c<x>_pads are wierd macro variables; we can't use an array */
184edbf8b4fSSimon Glass 	err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
185edbf8b4fSSimon Glass 	if (err)
186edbf8b4fSSimon Glass 		ret = err;
187edbf8b4fSSimon Glass 	err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
188edbf8b4fSSimon Glass 	if (err)
189edbf8b4fSSimon Glass 		ret = err;
190edbf8b4fSSimon Glass 	err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
191edbf8b4fSSimon Glass 	if (err)
192edbf8b4fSSimon Glass 		ret = err;
193edbf8b4fSSimon Glass 
194edbf8b4fSSimon Glass 	return ret;
195f42b2f60SNikita Kiryanov }
196f42b2f60SNikita Kiryanov #else
197edbf8b4fSSimon Glass static int cm_fx6_setup_i2c(void) { return 0; }
198f42b2f60SNikita Kiryanov #endif
199f42b2f60SNikita Kiryanov 
2000f3effb9SNikita Kiryanov #ifdef CONFIG_USB_EHCI_MX6
2010f3effb9SNikita Kiryanov #define WEAK_PULLDOWN	(PAD_CTL_PUS_100K_DOWN |		\
2020f3effb9SNikita Kiryanov 			PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |	\
2030f3effb9SNikita Kiryanov 			PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
2048f488c1bSNikita Kiryanov #define MX6_USBNC_BASEADDR	0x2184800
2058f488c1bSNikita Kiryanov #define USBNC_USB_H1_PWR_POL	(1 << 9)
2060f3effb9SNikita Kiryanov 
2078f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_host(void)
2080f3effb9SNikita Kiryanov {
2090f3effb9SNikita Kiryanov 	int err;
2100f3effb9SNikita Kiryanov 
2110f3effb9SNikita Kiryanov 	err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
2128f488c1bSNikita Kiryanov 	if (err)
2138f488c1bSNikita Kiryanov 		return err;
2140f3effb9SNikita Kiryanov 
2158f488c1bSNikita Kiryanov 	SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL));
2160f3effb9SNikita Kiryanov 	SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
2170f3effb9SNikita Kiryanov 
2180f3effb9SNikita Kiryanov 	return 0;
2190f3effb9SNikita Kiryanov }
2200f3effb9SNikita Kiryanov 
2218f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_otg(void)
2220f3effb9SNikita Kiryanov {
2238f488c1bSNikita Kiryanov 	int err;
2240f3effb9SNikita Kiryanov 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
2250f3effb9SNikita Kiryanov 
2268f488c1bSNikita Kiryanov 	err = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
2278f488c1bSNikita Kiryanov 	if (err) {
2288f488c1bSNikita Kiryanov 		printf("USB OTG pwr gpio request failed: %d\n", err);
2298f488c1bSNikita Kiryanov 		return err;
2300f3effb9SNikita Kiryanov 	}
2310f3effb9SNikita Kiryanov 
2320f3effb9SNikita Kiryanov 	SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
2330f3effb9SNikita Kiryanov 	SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
2340f3effb9SNikita Kiryanov 						MUX_PAD_CTRL(WEAK_PULLDOWN));
2350f3effb9SNikita Kiryanov 	clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
2360f3effb9SNikita Kiryanov 	/* disable ext. charger detect, or it'll affect signal quality at dp. */
2370f3effb9SNikita Kiryanov 	return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
2380f3effb9SNikita Kiryanov }
2390f3effb9SNikita Kiryanov 
2400f3effb9SNikita Kiryanov int board_ehci_hcd_init(int port)
2410f3effb9SNikita Kiryanov {
2428f488c1bSNikita Kiryanov 	int ret;
2430f3effb9SNikita Kiryanov 	u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
2440f3effb9SNikita Kiryanov 
2458f488c1bSNikita Kiryanov 	/* Only 1 host controller in use. port 0 is OTG & needs no attention */
2468f488c1bSNikita Kiryanov 	if (port != 1)
2478f488c1bSNikita Kiryanov 		return 0;
2480f3effb9SNikita Kiryanov 
2490f3effb9SNikita Kiryanov 	/* Set PWR polarity to match power switch's enable polarity */
2500f3effb9SNikita Kiryanov 	setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
2518f488c1bSNikita Kiryanov 	ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
2528f488c1bSNikita Kiryanov 	if (ret)
2538f488c1bSNikita Kiryanov 		return ret;
2548f488c1bSNikita Kiryanov 
2558f488c1bSNikita Kiryanov 	udelay(10);
2568f488c1bSNikita Kiryanov 	ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
2578f488c1bSNikita Kiryanov 	if (ret)
2588f488c1bSNikita Kiryanov 		return ret;
2598f488c1bSNikita Kiryanov 
2608f488c1bSNikita Kiryanov 	mdelay(1);
2610f3effb9SNikita Kiryanov 
2620f3effb9SNikita Kiryanov 	return 0;
2630f3effb9SNikita Kiryanov }
2640f3effb9SNikita Kiryanov 
2650f3effb9SNikita Kiryanov int board_ehci_power(int port, int on)
2660f3effb9SNikita Kiryanov {
2670f3effb9SNikita Kiryanov 	if (port == 0)
2680f3effb9SNikita Kiryanov 		return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
2690f3effb9SNikita Kiryanov 
2700f3effb9SNikita Kiryanov 	return 0;
2710f3effb9SNikita Kiryanov }
2728f488c1bSNikita Kiryanov #else
2738f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_otg(void) { return 0; }
2748f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_host(void) { return 0; }
2750f3effb9SNikita Kiryanov #endif
2760f3effb9SNikita Kiryanov 
27702b1343eSNikita Kiryanov #ifdef CONFIG_FEC_MXC
27802b1343eSNikita Kiryanov #define ENET_PAD_CTRL		(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
27902b1343eSNikita Kiryanov 				 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
28002b1343eSNikita Kiryanov 
28102b1343eSNikita Kiryanov static int mx6_rgmii_rework(struct phy_device *phydev)
28202b1343eSNikita Kiryanov {
28302b1343eSNikita Kiryanov 	unsigned short val;
28402b1343eSNikita Kiryanov 
28502b1343eSNikita Kiryanov 	/* Ar8031 phy SmartEEE feature cause link status generates glitch,
28602b1343eSNikita Kiryanov 	 * which cause ethernet link down/up issue, so disable SmartEEE
28702b1343eSNikita Kiryanov 	 */
28802b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
28902b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
29002b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
29102b1343eSNikita Kiryanov 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
29202b1343eSNikita Kiryanov 	val &= ~(0x1 << 8);
29302b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
29402b1343eSNikita Kiryanov 
29502b1343eSNikita Kiryanov 	/* To enable AR8031 ouput a 125MHz clk from CLK_25M */
29602b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
29702b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
29802b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
29902b1343eSNikita Kiryanov 
30002b1343eSNikita Kiryanov 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
30102b1343eSNikita Kiryanov 	val &= 0xffe3;
30202b1343eSNikita Kiryanov 	val |= 0x18;
30302b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
30402b1343eSNikita Kiryanov 
30502b1343eSNikita Kiryanov 	/* introduce tx clock delay */
30602b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
30702b1343eSNikita Kiryanov 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
30802b1343eSNikita Kiryanov 	val |= 0x0100;
30902b1343eSNikita Kiryanov 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
31002b1343eSNikita Kiryanov 
31102b1343eSNikita Kiryanov 	return 0;
31202b1343eSNikita Kiryanov }
31302b1343eSNikita Kiryanov 
31402b1343eSNikita Kiryanov int board_phy_config(struct phy_device *phydev)
31502b1343eSNikita Kiryanov {
31602b1343eSNikita Kiryanov 	mx6_rgmii_rework(phydev);
31702b1343eSNikita Kiryanov 
31802b1343eSNikita Kiryanov 	if (phydev->drv->config)
31902b1343eSNikita Kiryanov 		return phydev->drv->config(phydev);
32002b1343eSNikita Kiryanov 
32102b1343eSNikita Kiryanov 	return 0;
32202b1343eSNikita Kiryanov }
32302b1343eSNikita Kiryanov 
32402b1343eSNikita Kiryanov static iomux_v3_cfg_t const enet_pads[] = {
32502b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
32602b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC   | MUX_PAD_CTRL(ENET_PAD_CTRL)),
32702b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
32802b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
32902b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33002b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33102b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33202b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33302b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33402b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33502b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33602b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
33702b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1    | MUX_PAD_CTRL(NO_PAD_CTRL)),
33802b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2    | MUX_PAD_CTRL(NO_PAD_CTRL)),
33902b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
34002b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK  |
34102b1343eSNikita Kiryanov 						MUX_PAD_CTRL(ENET_PAD_CTRL)),
34202b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
34302b1343eSNikita Kiryanov 						MUX_PAD_CTRL(ENET_PAD_CTRL)),
34402b1343eSNikita Kiryanov 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
34502b1343eSNikita Kiryanov 						MUX_PAD_CTRL(ENET_PAD_CTRL)),
34602b1343eSNikita Kiryanov };
34702b1343eSNikita Kiryanov 
348*eab29802SNikita Kiryanov static int handle_mac_address(char *env_var, uint eeprom_bus)
349f66113c0SNikita Kiryanov {
350f66113c0SNikita Kiryanov 	unsigned char enetaddr[6];
351f66113c0SNikita Kiryanov 	int rc;
352f66113c0SNikita Kiryanov 
353*eab29802SNikita Kiryanov 	rc = eth_getenv_enetaddr(env_var, enetaddr);
354f66113c0SNikita Kiryanov 	if (rc)
355f66113c0SNikita Kiryanov 		return 0;
356f66113c0SNikita Kiryanov 
357*eab29802SNikita Kiryanov 	rc = cl_eeprom_read_mac_addr(enetaddr, eeprom_bus);
358f66113c0SNikita Kiryanov 	if (rc)
359f66113c0SNikita Kiryanov 		return rc;
360f66113c0SNikita Kiryanov 
361f66113c0SNikita Kiryanov 	if (!is_valid_ether_addr(enetaddr))
362f66113c0SNikita Kiryanov 		return -1;
363f66113c0SNikita Kiryanov 
364*eab29802SNikita Kiryanov 	return eth_setenv_enetaddr(env_var, enetaddr);
365f66113c0SNikita Kiryanov }
366f66113c0SNikita Kiryanov 
367*eab29802SNikita Kiryanov #define SB_FX6_I2C_EEPROM_BUS	0
368*eab29802SNikita Kiryanov #define NO_MAC_ADDR		"No MAC address found for %s\n"
36902b1343eSNikita Kiryanov int board_eth_init(bd_t *bis)
37002b1343eSNikita Kiryanov {
3718f488c1bSNikita Kiryanov 	int err;
3728f488c1bSNikita Kiryanov 
373*eab29802SNikita Kiryanov 	if (handle_mac_address("ethaddr", CONFIG_SYS_I2C_EEPROM_BUS))
374*eab29802SNikita Kiryanov 		printf(NO_MAC_ADDR, "primary NIC");
375*eab29802SNikita Kiryanov 
376*eab29802SNikita Kiryanov 	if (handle_mac_address("eth1addr", SB_FX6_I2C_EEPROM_BUS))
377*eab29802SNikita Kiryanov 		printf(NO_MAC_ADDR, "secondary NIC");
378f66113c0SNikita Kiryanov 
37902b1343eSNikita Kiryanov 	SETUP_IOMUX_PADS(enet_pads);
38002b1343eSNikita Kiryanov 	/* phy reset */
3818f488c1bSNikita Kiryanov 	err = gpio_request(CM_FX6_ENET_NRST, "enet_nrst");
3828f488c1bSNikita Kiryanov 	if (err)
3838f488c1bSNikita Kiryanov 		printf("Etnernet NRST gpio request failed: %d\n", err);
38402b1343eSNikita Kiryanov 	gpio_direction_output(CM_FX6_ENET_NRST, 0);
38502b1343eSNikita Kiryanov 	udelay(500);
38602b1343eSNikita Kiryanov 	gpio_set_value(CM_FX6_ENET_NRST, 1);
38702b1343eSNikita Kiryanov 	enable_enet_clk(1);
38802b1343eSNikita Kiryanov 	return cpu_eth_init(bis);
38902b1343eSNikita Kiryanov }
39002b1343eSNikita Kiryanov #endif
39102b1343eSNikita Kiryanov 
392a6b0652bSNikita Kiryanov #ifdef CONFIG_NAND_MXS
393a6b0652bSNikita Kiryanov static iomux_v3_cfg_t const nand_pads[] = {
394a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE     | MUX_PAD_CTRL(NO_PAD_CTRL)),
395a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE     | MUX_PAD_CTRL(NO_PAD_CTRL)),
396a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B   | MUX_PAD_CTRL(NO_PAD_CTRL)),
397a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
398a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00   | MUX_PAD_CTRL(NO_PAD_CTRL)),
399a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01   | MUX_PAD_CTRL(NO_PAD_CTRL)),
400a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02   | MUX_PAD_CTRL(NO_PAD_CTRL)),
401a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03   | MUX_PAD_CTRL(NO_PAD_CTRL)),
402a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04   | MUX_PAD_CTRL(NO_PAD_CTRL)),
403a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05   | MUX_PAD_CTRL(NO_PAD_CTRL)),
404a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06   | MUX_PAD_CTRL(NO_PAD_CTRL)),
405a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07   | MUX_PAD_CTRL(NO_PAD_CTRL)),
406a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B      | MUX_PAD_CTRL(NO_PAD_CTRL)),
407a6b0652bSNikita Kiryanov 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B      | MUX_PAD_CTRL(NO_PAD_CTRL)),
408a6b0652bSNikita Kiryanov };
409a6b0652bSNikita Kiryanov 
410a6b0652bSNikita Kiryanov static void cm_fx6_setup_gpmi_nand(void)
411a6b0652bSNikita Kiryanov {
412a6b0652bSNikita Kiryanov 	SETUP_IOMUX_PADS(nand_pads);
413a6b0652bSNikita Kiryanov 	/* Enable clock roots */
414a6b0652bSNikita Kiryanov 	enable_usdhc_clk(1, 3);
415a6b0652bSNikita Kiryanov 	enable_usdhc_clk(1, 4);
416a6b0652bSNikita Kiryanov 
417a6b0652bSNikita Kiryanov 	setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
418a6b0652bSNikita Kiryanov 			  MXC_CCM_CS2CDR_ENFC_CLK_PRED(1)   |
419a6b0652bSNikita Kiryanov 			  MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
420a6b0652bSNikita Kiryanov }
421a6b0652bSNikita Kiryanov #else
422a6b0652bSNikita Kiryanov static void cm_fx6_setup_gpmi_nand(void) {}
423a6b0652bSNikita Kiryanov #endif
424a6b0652bSNikita Kiryanov 
425e32028a7SNikita Kiryanov #ifdef CONFIG_FSL_ESDHC
426e32028a7SNikita Kiryanov static struct fsl_esdhc_cfg usdhc_cfg[3] = {
427e32028a7SNikita Kiryanov 	{USDHC1_BASE_ADDR},
428e32028a7SNikita Kiryanov 	{USDHC2_BASE_ADDR},
429e32028a7SNikita Kiryanov 	{USDHC3_BASE_ADDR},
430e32028a7SNikita Kiryanov };
431e32028a7SNikita Kiryanov 
432e32028a7SNikita Kiryanov static enum mxc_clock usdhc_clk[3] = {
433e32028a7SNikita Kiryanov 	MXC_ESDHC_CLK,
434e32028a7SNikita Kiryanov 	MXC_ESDHC2_CLK,
435e32028a7SNikita Kiryanov 	MXC_ESDHC3_CLK,
436e32028a7SNikita Kiryanov };
437e32028a7SNikita Kiryanov 
438e32028a7SNikita Kiryanov int board_mmc_init(bd_t *bis)
439e32028a7SNikita Kiryanov {
440e32028a7SNikita Kiryanov 	int i;
441e32028a7SNikita Kiryanov 
442e32028a7SNikita Kiryanov 	cm_fx6_set_usdhc_iomux();
443e32028a7SNikita Kiryanov 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
444e32028a7SNikita Kiryanov 		usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
445e32028a7SNikita Kiryanov 		usdhc_cfg[i].max_bus_width = 4;
446e32028a7SNikita Kiryanov 		fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
447e32028a7SNikita Kiryanov 		enable_usdhc_clk(1, i);
448e32028a7SNikita Kiryanov 	}
449e32028a7SNikita Kiryanov 
450e32028a7SNikita Kiryanov 	return 0;
451e32028a7SNikita Kiryanov }
452e32028a7SNikita Kiryanov #endif
453e32028a7SNikita Kiryanov 
4548f488c1bSNikita Kiryanov #ifdef CONFIG_MXC_SPI
4558f488c1bSNikita Kiryanov int cm_fx6_setup_ecspi(void)
4568f488c1bSNikita Kiryanov {
4578f488c1bSNikita Kiryanov 	cm_fx6_set_ecspi_iomux();
4588f488c1bSNikita Kiryanov 	return gpio_request(CM_FX6_ECSPI_BUS0_CS0, "ecspi_bus0_cs0");
4598f488c1bSNikita Kiryanov }
4608f488c1bSNikita Kiryanov #else
4618f488c1bSNikita Kiryanov int cm_fx6_setup_ecspi(void) { return 0; }
4628f488c1bSNikita Kiryanov #endif
4638f488c1bSNikita Kiryanov 
46402b1343eSNikita Kiryanov #ifdef CONFIG_OF_BOARD_SETUP
465e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
46602b1343eSNikita Kiryanov {
46702b1343eSNikita Kiryanov 	uint8_t enetaddr[6];
46802b1343eSNikita Kiryanov 
46902b1343eSNikita Kiryanov 	/* MAC addr */
47002b1343eSNikita Kiryanov 	if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
471cc67f4a6SNikita Kiryanov 		fdt_find_and_setprop(blob,
472cc67f4a6SNikita Kiryanov 				     "/soc/aips-bus@02100000/ethernet@02188000",
473cc67f4a6SNikita Kiryanov 				     "local-mac-address", enetaddr, 6, 1);
47402b1343eSNikita Kiryanov 	}
475e895a4b0SSimon Glass 
476*eab29802SNikita Kiryanov 	if (eth_getenv_enetaddr("eth1addr", enetaddr)) {
477*eab29802SNikita Kiryanov 		fdt_find_and_setprop(blob, "/eth@pcie", "local-mac-address",
478*eab29802SNikita Kiryanov 				     enetaddr, 6, 1);
479*eab29802SNikita Kiryanov 	}
480*eab29802SNikita Kiryanov 
481e895a4b0SSimon Glass 	return 0;
48202b1343eSNikita Kiryanov }
48302b1343eSNikita Kiryanov #endif
48402b1343eSNikita Kiryanov 
485e32028a7SNikita Kiryanov int board_init(void)
486e32028a7SNikita Kiryanov {
487edbf8b4fSSimon Glass 	int ret;
488edbf8b4fSSimon Glass 
489e32028a7SNikita Kiryanov 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
490a6b0652bSNikita Kiryanov 	cm_fx6_setup_gpmi_nand();
491edbf8b4fSSimon Glass 
4928f488c1bSNikita Kiryanov 	ret = cm_fx6_setup_ecspi();
4938f488c1bSNikita Kiryanov 	if (ret)
4948f488c1bSNikita Kiryanov 		printf("Warning: ECSPI setup failed: %d\n", ret);
4958f488c1bSNikita Kiryanov 
4968f488c1bSNikita Kiryanov 	ret = cm_fx6_setup_usb_otg();
4978f488c1bSNikita Kiryanov 	if (ret)
4988f488c1bSNikita Kiryanov 		printf("Warning: USB OTG setup failed: %d\n", ret);
4998f488c1bSNikita Kiryanov 
5008f488c1bSNikita Kiryanov 	ret = cm_fx6_setup_usb_host();
5018f488c1bSNikita Kiryanov 	if (ret)
5028f488c1bSNikita Kiryanov 		printf("Warning: USB host setup failed: %d\n", ret);
5038f488c1bSNikita Kiryanov 
5048f488c1bSNikita Kiryanov 	/*
5058f488c1bSNikita Kiryanov 	 * cm-fx6 may have iSSD not assembled and in this case it has
5068f488c1bSNikita Kiryanov 	 * bypasses for a (m)SATA socket on the baseboard. The socketed
5078f488c1bSNikita Kiryanov 	 * device is not controlled by those GPIOs. So just print a warning
5088f488c1bSNikita Kiryanov 	 * if the setup fails.
5098f488c1bSNikita Kiryanov 	 */
5108f488c1bSNikita Kiryanov 	ret = cm_fx6_setup_issd();
5118f488c1bSNikita Kiryanov 	if (ret)
5128f488c1bSNikita Kiryanov 		printf("Warning: iSSD setup failed: %d\n", ret);
5138f488c1bSNikita Kiryanov 
514edbf8b4fSSimon Glass 	/* Warn on failure but do not abort boot */
515edbf8b4fSSimon Glass 	ret = cm_fx6_setup_i2c();
516edbf8b4fSSimon Glass 	if (ret)
517edbf8b4fSSimon Glass 		printf("Warning: I2C setup failed: %d\n", ret);
518a6b0652bSNikita Kiryanov 
519e32028a7SNikita Kiryanov 	return 0;
520e32028a7SNikita Kiryanov }
521e32028a7SNikita Kiryanov 
522e32028a7SNikita Kiryanov int checkboard(void)
523e32028a7SNikita Kiryanov {
524e32028a7SNikita Kiryanov 	puts("Board: CM-FX6\n");
525e32028a7SNikita Kiryanov 	return 0;
526e32028a7SNikita Kiryanov }
527e32028a7SNikita Kiryanov 
528e32028a7SNikita Kiryanov void dram_init_banksize(void)
529e32028a7SNikita Kiryanov {
530e32028a7SNikita Kiryanov 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
531e32028a7SNikita Kiryanov 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
532e32028a7SNikita Kiryanov 
533e32028a7SNikita Kiryanov 	switch (gd->ram_size) {
534e32028a7SNikita Kiryanov 	case 0x10000000: /* DDR_16BIT_256MB */
535e32028a7SNikita Kiryanov 		gd->bd->bi_dram[0].size = 0x10000000;
536e32028a7SNikita Kiryanov 		gd->bd->bi_dram[1].size = 0;
537e32028a7SNikita Kiryanov 		break;
538e32028a7SNikita Kiryanov 	case 0x20000000: /* DDR_32BIT_512MB */
539e32028a7SNikita Kiryanov 		gd->bd->bi_dram[0].size = 0x20000000;
540e32028a7SNikita Kiryanov 		gd->bd->bi_dram[1].size = 0;
541e32028a7SNikita Kiryanov 		break;
542e32028a7SNikita Kiryanov 	case 0x40000000:
543e32028a7SNikita Kiryanov 		if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
544e32028a7SNikita Kiryanov 			gd->bd->bi_dram[0].size = 0x20000000;
545e32028a7SNikita Kiryanov 			gd->bd->bi_dram[1].size = 0x20000000;
546e32028a7SNikita Kiryanov 		} else { /* DDR_64BIT_1GB */
547e32028a7SNikita Kiryanov 			gd->bd->bi_dram[0].size = 0x40000000;
548e32028a7SNikita Kiryanov 			gd->bd->bi_dram[1].size = 0;
549e32028a7SNikita Kiryanov 		}
550e32028a7SNikita Kiryanov 		break;
551e32028a7SNikita Kiryanov 	case 0x80000000: /* DDR_64BIT_2GB */
552e32028a7SNikita Kiryanov 		gd->bd->bi_dram[0].size = 0x40000000;
553e32028a7SNikita Kiryanov 		gd->bd->bi_dram[1].size = 0x40000000;
554e32028a7SNikita Kiryanov 		break;
555e32028a7SNikita Kiryanov 	case 0xEFF00000: /* DDR_64BIT_4GB */
556e32028a7SNikita Kiryanov 		gd->bd->bi_dram[0].size = 0x70000000;
557e32028a7SNikita Kiryanov 		gd->bd->bi_dram[1].size = 0x7FF00000;
558e32028a7SNikita Kiryanov 		break;
559e32028a7SNikita Kiryanov 	}
560e32028a7SNikita Kiryanov }
561e32028a7SNikita Kiryanov 
562e32028a7SNikita Kiryanov int dram_init(void)
563e32028a7SNikita Kiryanov {
564e32028a7SNikita Kiryanov 	gd->ram_size = imx_ddr_size();
565e32028a7SNikita Kiryanov 	switch (gd->ram_size) {
566e32028a7SNikita Kiryanov 	case 0x10000000:
567e32028a7SNikita Kiryanov 	case 0x20000000:
568e32028a7SNikita Kiryanov 	case 0x40000000:
569e32028a7SNikita Kiryanov 	case 0x80000000:
570e32028a7SNikita Kiryanov 		break;
571e32028a7SNikita Kiryanov 	case 0xF0000000:
572e32028a7SNikita Kiryanov 		gd->ram_size -= 0x100000;
573e32028a7SNikita Kiryanov 		break;
574e32028a7SNikita Kiryanov 	default:
575e32028a7SNikita Kiryanov 		printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
576e32028a7SNikita Kiryanov 		return -1;
577e32028a7SNikita Kiryanov 	}
578e32028a7SNikita Kiryanov 
579e32028a7SNikita Kiryanov 	return 0;
580e32028a7SNikita Kiryanov }
581f66113c0SNikita Kiryanov 
582f66113c0SNikita Kiryanov u32 get_board_rev(void)
583f66113c0SNikita Kiryanov {
584f66113c0SNikita Kiryanov 	return cl_eeprom_get_board_rev();
585f66113c0SNikita Kiryanov }
586f66113c0SNikita Kiryanov 
5873f0e935fSSimon Glass static struct mxc_serial_platdata cm_fx6_mxc_serial_plat = {
5883f0e935fSSimon Glass 	.reg = (struct mxc_uart *)UART4_BASE,
5893f0e935fSSimon Glass };
5903f0e935fSSimon Glass 
5913f0e935fSSimon Glass U_BOOT_DEVICE(cm_fx6_serial) = {
5923f0e935fSSimon Glass 	.name	= "serial_mxc",
5933f0e935fSSimon Glass 	.platdata = &cm_fx6_mxc_serial_plat,
5943f0e935fSSimon Glass };
595