1e32028a7SNikita Kiryanov /*
2e32028a7SNikita Kiryanov * Board functions for Compulab CM-FX6 board
3e32028a7SNikita Kiryanov *
4e32028a7SNikita Kiryanov * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
5e32028a7SNikita Kiryanov *
6e32028a7SNikita Kiryanov * Author: Nikita Kiryanov <nikita@compulab.co.il>
7e32028a7SNikita Kiryanov *
8e32028a7SNikita Kiryanov * SPDX-License-Identifier: GPL-2.0+
9e32028a7SNikita Kiryanov */
10e32028a7SNikita Kiryanov
11e32028a7SNikita Kiryanov #include <common.h>
128d331e38SSimon Glass #include <ahci.h>
133f0e935fSSimon Glass #include <dm.h>
148d331e38SSimon Glass #include <dwc_ahsata.h>
15e32028a7SNikita Kiryanov #include <fsl_esdhc.h>
1602b1343eSNikita Kiryanov #include <miiphy.h>
1762d6bac6SChristopher Spinrath #include <mtd_node.h>
1802b1343eSNikita Kiryanov #include <netdev.h>
194377859aSNikita Kiryanov #include <errno.h>
20d6276ab1SNikita Kiryanov #include <usb.h>
2102b1343eSNikita Kiryanov #include <fdt_support.h>
22206f38f7SNikita Kiryanov #include <sata.h>
23f82eb2faSNikita Kiryanov #include <splash.h>
24a6b0652bSNikita Kiryanov #include <asm/arch/crm_regs.h>
25e32028a7SNikita Kiryanov #include <asm/arch/sys_proto.h>
260f3effb9SNikita Kiryanov #include <asm/arch/iomux.h>
27deb94d61SNikita Kiryanov #include <asm/arch/mxc_hdmi.h>
28552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
29552a848eSStefano Babic #include <asm/mach-imx/sata.h>
30552a848eSStefano Babic #include <asm/mach-imx/video.h>
31a6b0652bSNikita Kiryanov #include <asm/io.h>
3202b1343eSNikita Kiryanov #include <asm/gpio.h>
3386256b79SMasahiro Yamada #include <dm/platform_data/serial_mxc.h>
348d331e38SSimon Glass #include <dm/device-internal.h>
3562d6bac6SChristopher Spinrath #include <jffs2/load_kernel.h>
36e32028a7SNikita Kiryanov #include "common.h"
37f66113c0SNikita Kiryanov #include "../common/eeprom.h"
383a236a35SNikita Kiryanov #include "../common/common.h"
39e32028a7SNikita Kiryanov
40e32028a7SNikita Kiryanov DECLARE_GLOBAL_DATA_PTR;
41e32028a7SNikita Kiryanov
423a236a35SNikita Kiryanov #ifdef CONFIG_SPLASH_SCREEN
433a236a35SNikita Kiryanov static struct splash_location cm_fx6_splash_locations[] = {
443a236a35SNikita Kiryanov {
453a236a35SNikita Kiryanov .name = "sf",
463a236a35SNikita Kiryanov .storage = SPLASH_STORAGE_SF,
47870dd309SNikita Kiryanov .flags = SPLASH_STORAGE_RAW,
483a236a35SNikita Kiryanov .offset = 0x100000,
493a236a35SNikita Kiryanov },
50ec26c1eeSNikita Kiryanov {
51ec26c1eeSNikita Kiryanov .name = "mmc_fs",
52ec26c1eeSNikita Kiryanov .storage = SPLASH_STORAGE_MMC,
53ec26c1eeSNikita Kiryanov .flags = SPLASH_STORAGE_FS,
54ec26c1eeSNikita Kiryanov .devpart = "2:1",
55ec26c1eeSNikita Kiryanov },
56ec26c1eeSNikita Kiryanov {
57ec26c1eeSNikita Kiryanov .name = "usb_fs",
58ec26c1eeSNikita Kiryanov .storage = SPLASH_STORAGE_USB,
59ec26c1eeSNikita Kiryanov .flags = SPLASH_STORAGE_FS,
60ec26c1eeSNikita Kiryanov .devpart = "0:1",
61ec26c1eeSNikita Kiryanov },
62ec26c1eeSNikita Kiryanov {
63ec26c1eeSNikita Kiryanov .name = "sata_fs",
64ec26c1eeSNikita Kiryanov .storage = SPLASH_STORAGE_SATA,
65ec26c1eeSNikita Kiryanov .flags = SPLASH_STORAGE_FS,
66ec26c1eeSNikita Kiryanov .devpart = "0:1",
67ec26c1eeSNikita Kiryanov },
683a236a35SNikita Kiryanov };
693a236a35SNikita Kiryanov
splash_screen_prepare(void)703a236a35SNikita Kiryanov int splash_screen_prepare(void)
713a236a35SNikita Kiryanov {
72f82eb2faSNikita Kiryanov return splash_source_load(cm_fx6_splash_locations,
733a236a35SNikita Kiryanov ARRAY_SIZE(cm_fx6_splash_locations));
743a236a35SNikita Kiryanov }
753a236a35SNikita Kiryanov #endif
763a236a35SNikita Kiryanov
77deb94d61SNikita Kiryanov #ifdef CONFIG_IMX_HDMI
cm_fx6_enable_hdmi(struct display_info_t const * dev)78deb94d61SNikita Kiryanov static void cm_fx6_enable_hdmi(struct display_info_t const *dev)
79deb94d61SNikita Kiryanov {
80b406f903SNikita Kiryanov struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
81b406f903SNikita Kiryanov imx_setup_hdmi();
82b406f903SNikita Kiryanov setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
83deb94d61SNikita Kiryanov imx_enable_hdmi_phy();
84deb94d61SNikita Kiryanov }
85deb94d61SNikita Kiryanov
864377859aSNikita Kiryanov static struct display_info_t preset_hdmi_1024X768 = {
87deb94d61SNikita Kiryanov .bus = -1,
88deb94d61SNikita Kiryanov .addr = 0,
89deb94d61SNikita Kiryanov .pixfmt = IPU_PIX_FMT_RGB24,
90deb94d61SNikita Kiryanov .enable = cm_fx6_enable_hdmi,
91deb94d61SNikita Kiryanov .mode = {
92deb94d61SNikita Kiryanov .name = "HDMI",
93deb94d61SNikita Kiryanov .refresh = 60,
94deb94d61SNikita Kiryanov .xres = 1024,
95deb94d61SNikita Kiryanov .yres = 768,
96deb94d61SNikita Kiryanov .pixclock = 40385,
97deb94d61SNikita Kiryanov .left_margin = 220,
98deb94d61SNikita Kiryanov .right_margin = 40,
99deb94d61SNikita Kiryanov .upper_margin = 21,
100deb94d61SNikita Kiryanov .lower_margin = 7,
101deb94d61SNikita Kiryanov .hsync_len = 60,
102deb94d61SNikita Kiryanov .vsync_len = 10,
103deb94d61SNikita Kiryanov .sync = FB_SYNC_EXT,
104deb94d61SNikita Kiryanov .vmode = FB_VMODE_NONINTERLACED,
105deb94d61SNikita Kiryanov }
106deb94d61SNikita Kiryanov };
107deb94d61SNikita Kiryanov
cm_fx6_setup_display(void)108deb94d61SNikita Kiryanov static void cm_fx6_setup_display(void)
109deb94d61SNikita Kiryanov {
11075dbbbfdSNikita Kiryanov struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
111deb94d61SNikita Kiryanov
112deb94d61SNikita Kiryanov enable_ipu_clock();
11375dbbbfdSNikita Kiryanov clrbits_le32(&iomuxc_regs->gpr[3], MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
114deb94d61SNikita Kiryanov }
1154377859aSNikita Kiryanov
board_video_skip(void)1164377859aSNikita Kiryanov int board_video_skip(void)
1174377859aSNikita Kiryanov {
1184377859aSNikita Kiryanov int ret;
1194377859aSNikita Kiryanov struct display_info_t *preset;
12000caae6dSSimon Glass char const *panel = env_get("displaytype");
12133299499SNikita Kiryanov
12233299499SNikita Kiryanov if (!panel) /* Also accept panel for backward compatibility */
12300caae6dSSimon Glass panel = env_get("panel");
1244377859aSNikita Kiryanov
1254377859aSNikita Kiryanov if (!panel)
1264377859aSNikita Kiryanov return -ENOENT;
1274377859aSNikita Kiryanov
1284377859aSNikita Kiryanov if (!strcmp(panel, "HDMI"))
1294377859aSNikita Kiryanov preset = &preset_hdmi_1024X768;
1304377859aSNikita Kiryanov else
1314377859aSNikita Kiryanov return -EINVAL;
1324377859aSNikita Kiryanov
1334377859aSNikita Kiryanov ret = ipuv3_fb_init(&preset->mode, 0, preset->pixfmt);
1344377859aSNikita Kiryanov if (ret) {
1354377859aSNikita Kiryanov printf("Can't init display %s: %d\n", preset->mode.name, ret);
1364377859aSNikita Kiryanov return ret;
1374377859aSNikita Kiryanov }
1384377859aSNikita Kiryanov
1394377859aSNikita Kiryanov preset->enable(preset);
1404377859aSNikita Kiryanov printf("Display: %s (%ux%u)\n", preset->mode.name, preset->mode.xres,
1414377859aSNikita Kiryanov preset->mode.yres);
1424377859aSNikita Kiryanov
1434377859aSNikita Kiryanov return 0;
1444377859aSNikita Kiryanov }
145deb94d61SNikita Kiryanov #else
cm_fx6_setup_display(void)146deb94d61SNikita Kiryanov static inline void cm_fx6_setup_display(void) {}
147deb94d61SNikita Kiryanov #endif /* CONFIG_VIDEO_IPUV3 */
148deb94d61SNikita Kiryanov
149206f38f7SNikita Kiryanov #ifdef CONFIG_DWC_AHSATA
150206f38f7SNikita Kiryanov static int cm_fx6_issd_gpios[] = {
151206f38f7SNikita Kiryanov /* The order of the GPIOs in the array is important! */
152b65cbab1SNikita Kiryanov CM_FX6_SATA_LDO_EN,
153206f38f7SNikita Kiryanov CM_FX6_SATA_PHY_SLP,
154206f38f7SNikita Kiryanov CM_FX6_SATA_NRSTDLY,
155206f38f7SNikita Kiryanov CM_FX6_SATA_PWREN,
156206f38f7SNikita Kiryanov CM_FX6_SATA_NSTANDBY1,
157206f38f7SNikita Kiryanov CM_FX6_SATA_NSTANDBY2,
158206f38f7SNikita Kiryanov };
159206f38f7SNikita Kiryanov
cm_fx6_sata_power(int on)160206f38f7SNikita Kiryanov static void cm_fx6_sata_power(int on)
161206f38f7SNikita Kiryanov {
162206f38f7SNikita Kiryanov int i;
163206f38f7SNikita Kiryanov
164206f38f7SNikita Kiryanov if (!on) { /* tell the iSSD that the power will be removed */
165206f38f7SNikita Kiryanov gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
166206f38f7SNikita Kiryanov mdelay(10);
167206f38f7SNikita Kiryanov }
168206f38f7SNikita Kiryanov
169206f38f7SNikita Kiryanov for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
170206f38f7SNikita Kiryanov gpio_direction_output(cm_fx6_issd_gpios[i], on);
171206f38f7SNikita Kiryanov udelay(100);
172206f38f7SNikita Kiryanov }
173206f38f7SNikita Kiryanov
174206f38f7SNikita Kiryanov if (!on) /* for compatibility lower the power loss interrupt */
175206f38f7SNikita Kiryanov gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
176206f38f7SNikita Kiryanov }
177206f38f7SNikita Kiryanov
178206f38f7SNikita Kiryanov static iomux_v3_cfg_t const sata_pads[] = {
179206f38f7SNikita Kiryanov /* SATA PWR */
180206f38f7SNikita Kiryanov IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
181206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL)),
182206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL)),
183206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
184206f38f7SNikita Kiryanov /* SATA CTRL */
185206f38f7SNikita Kiryanov IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
186206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
187206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
188206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
189206f38f7SNikita Kiryanov IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
190206f38f7SNikita Kiryanov };
191206f38f7SNikita Kiryanov
cm_fx6_setup_issd(void)1928f488c1bSNikita Kiryanov static int cm_fx6_setup_issd(void)
193206f38f7SNikita Kiryanov {
1948f488c1bSNikita Kiryanov int ret, i;
195206f38f7SNikita Kiryanov
1968f488c1bSNikita Kiryanov SETUP_IOMUX_PADS(sata_pads);
1978f488c1bSNikita Kiryanov
1988f488c1bSNikita Kiryanov for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
1998f488c1bSNikita Kiryanov ret = gpio_request(cm_fx6_issd_gpios[i], "sata");
2008f488c1bSNikita Kiryanov if (ret)
2018f488c1bSNikita Kiryanov return ret;
2028f488c1bSNikita Kiryanov }
2038f488c1bSNikita Kiryanov
2048f488c1bSNikita Kiryanov ret = gpio_request(CM_FX6_SATA_PWLOSS_INT, "sata_pwloss_int");
2058f488c1bSNikita Kiryanov if (ret)
2068f488c1bSNikita Kiryanov return ret;
2078f488c1bSNikita Kiryanov
2088f488c1bSNikita Kiryanov return 0;
209206f38f7SNikita Kiryanov }
210206f38f7SNikita Kiryanov
211206f38f7SNikita Kiryanov #define CM_FX6_SATA_INIT_RETRIES 10
2128d331e38SSimon Glass
2138d331e38SSimon Glass # if !CONFIG_IS_ENABLED(AHCI)
sata_initialize(void)214206f38f7SNikita Kiryanov int sata_initialize(void)
215206f38f7SNikita Kiryanov {
216206f38f7SNikita Kiryanov int err, i;
217206f38f7SNikita Kiryanov
2188f488c1bSNikita Kiryanov /* Make sure this gpio has logical 0 value */
2198f488c1bSNikita Kiryanov gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
2208f488c1bSNikita Kiryanov udelay(100);
2218f488c1bSNikita Kiryanov cm_fx6_sata_power(1);
2228f488c1bSNikita Kiryanov
223206f38f7SNikita Kiryanov for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
224206f38f7SNikita Kiryanov err = setup_sata();
225206f38f7SNikita Kiryanov if (err) {
226206f38f7SNikita Kiryanov printf("SATA setup failed: %d\n", err);
227206f38f7SNikita Kiryanov return err;
228206f38f7SNikita Kiryanov }
229206f38f7SNikita Kiryanov
230206f38f7SNikita Kiryanov udelay(100);
231206f38f7SNikita Kiryanov
232206f38f7SNikita Kiryanov err = __sata_initialize();
233206f38f7SNikita Kiryanov if (!err)
234206f38f7SNikita Kiryanov break;
235206f38f7SNikita Kiryanov
236206f38f7SNikita Kiryanov /* There is no device on the SATA port */
237206f38f7SNikita Kiryanov if (sata_port_status(0, 0) == 0)
238206f38f7SNikita Kiryanov break;
239206f38f7SNikita Kiryanov
240206f38f7SNikita Kiryanov /* There's a device, but link not established. Retry */
241206f38f7SNikita Kiryanov }
242206f38f7SNikita Kiryanov
243206f38f7SNikita Kiryanov return err;
244206f38f7SNikita Kiryanov }
2459cad3544SNikita Kiryanov
sata_stop(void)2469cad3544SNikita Kiryanov int sata_stop(void)
2479cad3544SNikita Kiryanov {
2489cad3544SNikita Kiryanov __sata_stop();
2499cad3544SNikita Kiryanov cm_fx6_sata_power(0);
2509cad3544SNikita Kiryanov mdelay(250);
2519cad3544SNikita Kiryanov
2529cad3544SNikita Kiryanov return 0;
2539cad3544SNikita Kiryanov }
2548d331e38SSimon Glass # endif
2558f488c1bSNikita Kiryanov #else
cm_fx6_setup_issd(void)2568f488c1bSNikita Kiryanov static int cm_fx6_setup_issd(void) { return 0; }
257206f38f7SNikita Kiryanov #endif
258206f38f7SNikita Kiryanov
259f42b2f60SNikita Kiryanov #ifdef CONFIG_SYS_I2C_MXC
260f42b2f60SNikita Kiryanov #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
261f42b2f60SNikita Kiryanov PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
262f42b2f60SNikita Kiryanov PAD_CTL_ODE | PAD_CTL_SRE_FAST)
263f42b2f60SNikita Kiryanov
264f42b2f60SNikita Kiryanov I2C_PADS(i2c0_pads,
265f42b2f60SNikita Kiryanov PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
266f42b2f60SNikita Kiryanov PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
267f42b2f60SNikita Kiryanov IMX_GPIO_NR(3, 21),
268f42b2f60SNikita Kiryanov PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
269f42b2f60SNikita Kiryanov PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
270f42b2f60SNikita Kiryanov IMX_GPIO_NR(3, 28));
271f42b2f60SNikita Kiryanov
272f42b2f60SNikita Kiryanov I2C_PADS(i2c1_pads,
273f42b2f60SNikita Kiryanov PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
274f42b2f60SNikita Kiryanov PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
275f42b2f60SNikita Kiryanov IMX_GPIO_NR(4, 12),
276f42b2f60SNikita Kiryanov PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
277f42b2f60SNikita Kiryanov PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
278f42b2f60SNikita Kiryanov IMX_GPIO_NR(4, 13));
279f42b2f60SNikita Kiryanov
280f42b2f60SNikita Kiryanov I2C_PADS(i2c2_pads,
281f42b2f60SNikita Kiryanov PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
282f42b2f60SNikita Kiryanov PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
283f42b2f60SNikita Kiryanov IMX_GPIO_NR(1, 3),
284f42b2f60SNikita Kiryanov PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
285f42b2f60SNikita Kiryanov PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
286f42b2f60SNikita Kiryanov IMX_GPIO_NR(1, 6));
287f42b2f60SNikita Kiryanov
288f42b2f60SNikita Kiryanov
cm_fx6_setup_one_i2c(int busnum,struct i2c_pads_info * pads)289edbf8b4fSSimon Glass static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
290f42b2f60SNikita Kiryanov {
291edbf8b4fSSimon Glass int ret;
292edbf8b4fSSimon Glass
293edbf8b4fSSimon Glass ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
294edbf8b4fSSimon Glass if (ret)
295edbf8b4fSSimon Glass printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
296edbf8b4fSSimon Glass
297edbf8b4fSSimon Glass return ret;
298edbf8b4fSSimon Glass }
299edbf8b4fSSimon Glass
cm_fx6_setup_i2c(void)300edbf8b4fSSimon Glass static int cm_fx6_setup_i2c(void)
301edbf8b4fSSimon Glass {
302edbf8b4fSSimon Glass int ret = 0, err;
303edbf8b4fSSimon Glass
304edbf8b4fSSimon Glass /* i2c<x>_pads are wierd macro variables; we can't use an array */
305edbf8b4fSSimon Glass err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
306edbf8b4fSSimon Glass if (err)
307edbf8b4fSSimon Glass ret = err;
308edbf8b4fSSimon Glass err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
309edbf8b4fSSimon Glass if (err)
310edbf8b4fSSimon Glass ret = err;
311edbf8b4fSSimon Glass err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
312edbf8b4fSSimon Glass if (err)
313edbf8b4fSSimon Glass ret = err;
314edbf8b4fSSimon Glass
315edbf8b4fSSimon Glass return ret;
316f42b2f60SNikita Kiryanov }
317f42b2f60SNikita Kiryanov #else
cm_fx6_setup_i2c(void)318edbf8b4fSSimon Glass static int cm_fx6_setup_i2c(void) { return 0; }
319f42b2f60SNikita Kiryanov #endif
320f42b2f60SNikita Kiryanov
3210f3effb9SNikita Kiryanov #ifdef CONFIG_USB_EHCI_MX6
3220f3effb9SNikita Kiryanov #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
3230f3effb9SNikita Kiryanov PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
3240f3effb9SNikita Kiryanov PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
3258f488c1bSNikita Kiryanov #define MX6_USBNC_BASEADDR 0x2184800
3268f488c1bSNikita Kiryanov #define USBNC_USB_H1_PWR_POL (1 << 9)
3270f3effb9SNikita Kiryanov
cm_fx6_setup_usb_host(void)3288f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_host(void)
3290f3effb9SNikita Kiryanov {
3300f3effb9SNikita Kiryanov int err;
3310f3effb9SNikita Kiryanov
3320f3effb9SNikita Kiryanov err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
3338f488c1bSNikita Kiryanov if (err)
3348f488c1bSNikita Kiryanov return err;
3350f3effb9SNikita Kiryanov
3368f488c1bSNikita Kiryanov SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL));
3370f3effb9SNikita Kiryanov SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
3380f3effb9SNikita Kiryanov
3390f3effb9SNikita Kiryanov return 0;
3400f3effb9SNikita Kiryanov }
3410f3effb9SNikita Kiryanov
cm_fx6_setup_usb_otg(void)3428f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_otg(void)
3430f3effb9SNikita Kiryanov {
3448f488c1bSNikita Kiryanov int err;
3450f3effb9SNikita Kiryanov struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
3460f3effb9SNikita Kiryanov
3478f488c1bSNikita Kiryanov err = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
3488f488c1bSNikita Kiryanov if (err) {
3498f488c1bSNikita Kiryanov printf("USB OTG pwr gpio request failed: %d\n", err);
3508f488c1bSNikita Kiryanov return err;
3510f3effb9SNikita Kiryanov }
3520f3effb9SNikita Kiryanov
3530f3effb9SNikita Kiryanov SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
3540f3effb9SNikita Kiryanov SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
3550f3effb9SNikita Kiryanov MUX_PAD_CTRL(WEAK_PULLDOWN));
3560f3effb9SNikita Kiryanov clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
3570f3effb9SNikita Kiryanov /* disable ext. charger detect, or it'll affect signal quality at dp. */
3580f3effb9SNikita Kiryanov return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
3590f3effb9SNikita Kiryanov }
3600f3effb9SNikita Kiryanov
board_usb_phy_mode(int port)361d6276ab1SNikita Kiryanov int board_usb_phy_mode(int port)
362d6276ab1SNikita Kiryanov {
363d6276ab1SNikita Kiryanov return USB_INIT_HOST;
364d6276ab1SNikita Kiryanov }
365d6276ab1SNikita Kiryanov
board_ehci_hcd_init(int port)3660f3effb9SNikita Kiryanov int board_ehci_hcd_init(int port)
3670f3effb9SNikita Kiryanov {
3688f488c1bSNikita Kiryanov int ret;
3690f3effb9SNikita Kiryanov u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
3700f3effb9SNikita Kiryanov
3718f488c1bSNikita Kiryanov /* Only 1 host controller in use. port 0 is OTG & needs no attention */
3728f488c1bSNikita Kiryanov if (port != 1)
3738f488c1bSNikita Kiryanov return 0;
3740f3effb9SNikita Kiryanov
3750f3effb9SNikita Kiryanov /* Set PWR polarity to match power switch's enable polarity */
3760f3effb9SNikita Kiryanov setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
3778f488c1bSNikita Kiryanov ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
3788f488c1bSNikita Kiryanov if (ret)
3798f488c1bSNikita Kiryanov return ret;
3808f488c1bSNikita Kiryanov
3818f488c1bSNikita Kiryanov udelay(10);
3828f488c1bSNikita Kiryanov ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
3838f488c1bSNikita Kiryanov if (ret)
3848f488c1bSNikita Kiryanov return ret;
3858f488c1bSNikita Kiryanov
3868f488c1bSNikita Kiryanov mdelay(1);
3870f3effb9SNikita Kiryanov
3880f3effb9SNikita Kiryanov return 0;
3890f3effb9SNikita Kiryanov }
3900f3effb9SNikita Kiryanov
board_ehci_power(int port,int on)3910f3effb9SNikita Kiryanov int board_ehci_power(int port, int on)
3920f3effb9SNikita Kiryanov {
3930f3effb9SNikita Kiryanov if (port == 0)
3940f3effb9SNikita Kiryanov return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
3950f3effb9SNikita Kiryanov
3960f3effb9SNikita Kiryanov return 0;
3970f3effb9SNikita Kiryanov }
3988f488c1bSNikita Kiryanov #else
cm_fx6_setup_usb_otg(void)3998f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_otg(void) { return 0; }
cm_fx6_setup_usb_host(void)4008f488c1bSNikita Kiryanov static int cm_fx6_setup_usb_host(void) { return 0; }
4010f3effb9SNikita Kiryanov #endif
4020f3effb9SNikita Kiryanov
40302b1343eSNikita Kiryanov #ifdef CONFIG_FEC_MXC
40402b1343eSNikita Kiryanov #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
40502b1343eSNikita Kiryanov PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
40602b1343eSNikita Kiryanov
mx6_rgmii_rework(struct phy_device * phydev)40702b1343eSNikita Kiryanov static int mx6_rgmii_rework(struct phy_device *phydev)
40802b1343eSNikita Kiryanov {
40902b1343eSNikita Kiryanov unsigned short val;
41002b1343eSNikita Kiryanov
41102b1343eSNikita Kiryanov /* Ar8031 phy SmartEEE feature cause link status generates glitch,
41202b1343eSNikita Kiryanov * which cause ethernet link down/up issue, so disable SmartEEE
41302b1343eSNikita Kiryanov */
41402b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
41502b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
41602b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
41702b1343eSNikita Kiryanov val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
41802b1343eSNikita Kiryanov val &= ~(0x1 << 8);
41902b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
42002b1343eSNikita Kiryanov
42102b1343eSNikita Kiryanov /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
42202b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
42302b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
42402b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
42502b1343eSNikita Kiryanov
42602b1343eSNikita Kiryanov val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
42702b1343eSNikita Kiryanov val &= 0xffe3;
42802b1343eSNikita Kiryanov val |= 0x18;
42902b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
43002b1343eSNikita Kiryanov
43102b1343eSNikita Kiryanov /* introduce tx clock delay */
43202b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
43302b1343eSNikita Kiryanov val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
43402b1343eSNikita Kiryanov val |= 0x0100;
43502b1343eSNikita Kiryanov phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
43602b1343eSNikita Kiryanov
43702b1343eSNikita Kiryanov return 0;
43802b1343eSNikita Kiryanov }
43902b1343eSNikita Kiryanov
board_phy_config(struct phy_device * phydev)44002b1343eSNikita Kiryanov int board_phy_config(struct phy_device *phydev)
44102b1343eSNikita Kiryanov {
44202b1343eSNikita Kiryanov mx6_rgmii_rework(phydev);
44302b1343eSNikita Kiryanov
44402b1343eSNikita Kiryanov if (phydev->drv->config)
44502b1343eSNikita Kiryanov return phydev->drv->config(phydev);
44602b1343eSNikita Kiryanov
44702b1343eSNikita Kiryanov return 0;
44802b1343eSNikita Kiryanov }
44902b1343eSNikita Kiryanov
45002b1343eSNikita Kiryanov static iomux_v3_cfg_t const enet_pads[] = {
45102b1343eSNikita Kiryanov IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45202b1343eSNikita Kiryanov IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45302b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45402b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45502b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45602b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45702b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45802b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
45902b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
46002b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
46102b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
46202b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
46302b1343eSNikita Kiryanov IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
46402b1343eSNikita Kiryanov IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
46502b1343eSNikita Kiryanov IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
46602b1343eSNikita Kiryanov IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
46702b1343eSNikita Kiryanov MUX_PAD_CTRL(ENET_PAD_CTRL)),
46802b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
46902b1343eSNikita Kiryanov MUX_PAD_CTRL(ENET_PAD_CTRL)),
47002b1343eSNikita Kiryanov IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
47102b1343eSNikita Kiryanov MUX_PAD_CTRL(ENET_PAD_CTRL)),
47202b1343eSNikita Kiryanov };
47302b1343eSNikita Kiryanov
handle_mac_address(char * env_var,uint eeprom_bus)474eab29802SNikita Kiryanov static int handle_mac_address(char *env_var, uint eeprom_bus)
475f66113c0SNikita Kiryanov {
476f66113c0SNikita Kiryanov unsigned char enetaddr[6];
477f66113c0SNikita Kiryanov int rc;
478f66113c0SNikita Kiryanov
47935affd7aSSimon Glass rc = eth_env_get_enetaddr(env_var, enetaddr);
480f66113c0SNikita Kiryanov if (rc)
481f66113c0SNikita Kiryanov return 0;
482f66113c0SNikita Kiryanov
483eab29802SNikita Kiryanov rc = cl_eeprom_read_mac_addr(enetaddr, eeprom_bus);
484f66113c0SNikita Kiryanov if (rc)
485f66113c0SNikita Kiryanov return rc;
486f66113c0SNikita Kiryanov
4870adb5b76SJoe Hershberger if (!is_valid_ethaddr(enetaddr))
488f66113c0SNikita Kiryanov return -1;
489f66113c0SNikita Kiryanov
490fd1e959eSSimon Glass return eth_env_set_enetaddr(env_var, enetaddr);
491f66113c0SNikita Kiryanov }
492f66113c0SNikita Kiryanov
493eab29802SNikita Kiryanov #define SB_FX6_I2C_EEPROM_BUS 0
494eab29802SNikita Kiryanov #define NO_MAC_ADDR "No MAC address found for %s\n"
board_eth_init(bd_t * bis)49502b1343eSNikita Kiryanov int board_eth_init(bd_t *bis)
49602b1343eSNikita Kiryanov {
4978f488c1bSNikita Kiryanov int err;
4988f488c1bSNikita Kiryanov
499eab29802SNikita Kiryanov if (handle_mac_address("ethaddr", CONFIG_SYS_I2C_EEPROM_BUS))
500eab29802SNikita Kiryanov printf(NO_MAC_ADDR, "primary NIC");
501eab29802SNikita Kiryanov
502eab29802SNikita Kiryanov if (handle_mac_address("eth1addr", SB_FX6_I2C_EEPROM_BUS))
503eab29802SNikita Kiryanov printf(NO_MAC_ADDR, "secondary NIC");
504f66113c0SNikita Kiryanov
50502b1343eSNikita Kiryanov SETUP_IOMUX_PADS(enet_pads);
50602b1343eSNikita Kiryanov /* phy reset */
5078f488c1bSNikita Kiryanov err = gpio_request(CM_FX6_ENET_NRST, "enet_nrst");
5088f488c1bSNikita Kiryanov if (err)
5098f488c1bSNikita Kiryanov printf("Etnernet NRST gpio request failed: %d\n", err);
51002b1343eSNikita Kiryanov gpio_direction_output(CM_FX6_ENET_NRST, 0);
51102b1343eSNikita Kiryanov udelay(500);
51202b1343eSNikita Kiryanov gpio_set_value(CM_FX6_ENET_NRST, 1);
51302b1343eSNikita Kiryanov enable_enet_clk(1);
51402b1343eSNikita Kiryanov return cpu_eth_init(bis);
51502b1343eSNikita Kiryanov }
51602b1343eSNikita Kiryanov #endif
51702b1343eSNikita Kiryanov
518a6b0652bSNikita Kiryanov #ifdef CONFIG_NAND_MXS
519a6b0652bSNikita Kiryanov static iomux_v3_cfg_t const nand_pads[] = {
520a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
521a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
522a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
523a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
524a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
525a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
526a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
527a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
528a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
529a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
530a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
531a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
532a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
533a6b0652bSNikita Kiryanov IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
534a6b0652bSNikita Kiryanov };
535a6b0652bSNikita Kiryanov
cm_fx6_setup_gpmi_nand(void)536a6b0652bSNikita Kiryanov static void cm_fx6_setup_gpmi_nand(void)
537a6b0652bSNikita Kiryanov {
538a6b0652bSNikita Kiryanov SETUP_IOMUX_PADS(nand_pads);
539a6b0652bSNikita Kiryanov /* Enable clock roots */
540a6b0652bSNikita Kiryanov enable_usdhc_clk(1, 3);
541a6b0652bSNikita Kiryanov enable_usdhc_clk(1, 4);
542a6b0652bSNikita Kiryanov
543a6b0652bSNikita Kiryanov setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
544a6b0652bSNikita Kiryanov MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
545a6b0652bSNikita Kiryanov MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
546a6b0652bSNikita Kiryanov }
547a6b0652bSNikita Kiryanov #else
cm_fx6_setup_gpmi_nand(void)548a6b0652bSNikita Kiryanov static void cm_fx6_setup_gpmi_nand(void) {}
549a6b0652bSNikita Kiryanov #endif
550a6b0652bSNikita Kiryanov
551e32028a7SNikita Kiryanov #ifdef CONFIG_FSL_ESDHC
552e32028a7SNikita Kiryanov static struct fsl_esdhc_cfg usdhc_cfg[3] = {
553e32028a7SNikita Kiryanov {USDHC1_BASE_ADDR},
554e32028a7SNikita Kiryanov {USDHC2_BASE_ADDR},
555e32028a7SNikita Kiryanov {USDHC3_BASE_ADDR},
556e32028a7SNikita Kiryanov };
557e32028a7SNikita Kiryanov
558e32028a7SNikita Kiryanov static enum mxc_clock usdhc_clk[3] = {
559e32028a7SNikita Kiryanov MXC_ESDHC_CLK,
560e32028a7SNikita Kiryanov MXC_ESDHC2_CLK,
561e32028a7SNikita Kiryanov MXC_ESDHC3_CLK,
562e32028a7SNikita Kiryanov };
563e32028a7SNikita Kiryanov
board_mmc_init(bd_t * bis)564e32028a7SNikita Kiryanov int board_mmc_init(bd_t *bis)
565e32028a7SNikita Kiryanov {
566e32028a7SNikita Kiryanov int i;
567e32028a7SNikita Kiryanov
568e32028a7SNikita Kiryanov cm_fx6_set_usdhc_iomux();
569e32028a7SNikita Kiryanov for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
570e32028a7SNikita Kiryanov usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
571e32028a7SNikita Kiryanov usdhc_cfg[i].max_bus_width = 4;
572e32028a7SNikita Kiryanov fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
573e32028a7SNikita Kiryanov enable_usdhc_clk(1, i);
574e32028a7SNikita Kiryanov }
575e32028a7SNikita Kiryanov
576e32028a7SNikita Kiryanov return 0;
577e32028a7SNikita Kiryanov }
578e32028a7SNikita Kiryanov #endif
579e32028a7SNikita Kiryanov
5808f488c1bSNikita Kiryanov #ifdef CONFIG_MXC_SPI
cm_fx6_setup_ecspi(void)5818f488c1bSNikita Kiryanov int cm_fx6_setup_ecspi(void)
5828f488c1bSNikita Kiryanov {
5838f488c1bSNikita Kiryanov cm_fx6_set_ecspi_iomux();
5848f488c1bSNikita Kiryanov return gpio_request(CM_FX6_ECSPI_BUS0_CS0, "ecspi_bus0_cs0");
5858f488c1bSNikita Kiryanov }
5868f488c1bSNikita Kiryanov #else
cm_fx6_setup_ecspi(void)5878f488c1bSNikita Kiryanov int cm_fx6_setup_ecspi(void) { return 0; }
5888f488c1bSNikita Kiryanov #endif
5898f488c1bSNikita Kiryanov
59002b1343eSNikita Kiryanov #ifdef CONFIG_OF_BOARD_SETUP
59141855186SNikita Kiryanov #define USDHC3_PATH "/soc/aips-bus@02100000/usdhc@02198000/"
59262d6bac6SChristopher Spinrath
59362d6bac6SChristopher Spinrath struct node_info nodes[] = {
59462d6bac6SChristopher Spinrath /*
59562d6bac6SChristopher Spinrath * Both entries target the same flash chip. The st,m25p compatible
59662d6bac6SChristopher Spinrath * is used in the vendor device trees, while upstream uses (the
597f8de60bdSChristopher Spinrath * documented) jedec,spi-nor compatible.
59862d6bac6SChristopher Spinrath */
59962d6bac6SChristopher Spinrath { "st,m25p", MTD_DEV_TYPE_NOR, },
60062d6bac6SChristopher Spinrath { "jedec,spi-nor", MTD_DEV_TYPE_NOR, },
60162d6bac6SChristopher Spinrath };
60262d6bac6SChristopher Spinrath
ft_board_setup(void * blob,bd_t * bd)603e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
60402b1343eSNikita Kiryanov {
60541855186SNikita Kiryanov u32 baseboard_rev;
60641855186SNikita Kiryanov int nodeoffset;
60702b1343eSNikita Kiryanov uint8_t enetaddr[6];
60841855186SNikita Kiryanov char baseboard_name[16];
60941855186SNikita Kiryanov int err;
61002b1343eSNikita Kiryanov
611ef476836SHannes Schmelzer fdt_shrink_to_minimum(blob, 0); /* Make room for new properties */
61262d6bac6SChristopher Spinrath
61302b1343eSNikita Kiryanov /* MAC addr */
61435affd7aSSimon Glass if (eth_env_get_enetaddr("ethaddr", enetaddr)) {
615cc67f4a6SNikita Kiryanov fdt_find_and_setprop(blob,
616cc67f4a6SNikita Kiryanov "/soc/aips-bus@02100000/ethernet@02188000",
617cc67f4a6SNikita Kiryanov "local-mac-address", enetaddr, 6, 1);
61802b1343eSNikita Kiryanov }
619e895a4b0SSimon Glass
62035affd7aSSimon Glass if (eth_env_get_enetaddr("eth1addr", enetaddr)) {
621eab29802SNikita Kiryanov fdt_find_and_setprop(blob, "/eth@pcie", "local-mac-address",
622eab29802SNikita Kiryanov enetaddr, 6, 1);
623eab29802SNikita Kiryanov }
624eab29802SNikita Kiryanov
625f8de60bdSChristopher Spinrath fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
626f8de60bdSChristopher Spinrath
62741855186SNikita Kiryanov baseboard_rev = cl_eeprom_get_board_rev(0);
62841855186SNikita Kiryanov err = cl_eeprom_get_product_name((uchar *)baseboard_name, 0);
62941855186SNikita Kiryanov if (err || baseboard_rev == 0)
63041855186SNikita Kiryanov return 0; /* Assume not an early revision SB-FX6m baseboard */
63141855186SNikita Kiryanov
63241855186SNikita Kiryanov if (!strncmp("SB-FX6m", baseboard_name, 7) && baseboard_rev <= 120) {
63341855186SNikita Kiryanov nodeoffset = fdt_path_offset(blob, USDHC3_PATH);
63441855186SNikita Kiryanov fdt_delprop(blob, nodeoffset, "cd-gpios");
635c133c503SChristopher Spinrath fdt_find_and_setprop(blob, USDHC3_PATH, "broken-cd",
63641855186SNikita Kiryanov NULL, 0, 1);
63741855186SNikita Kiryanov fdt_find_and_setprop(blob, USDHC3_PATH, "keep-power-in-suspend",
63841855186SNikita Kiryanov NULL, 0, 1);
63941855186SNikita Kiryanov }
64041855186SNikita Kiryanov
641e895a4b0SSimon Glass return 0;
64202b1343eSNikita Kiryanov }
64302b1343eSNikita Kiryanov #endif
64402b1343eSNikita Kiryanov
board_init(void)645e32028a7SNikita Kiryanov int board_init(void)
646e32028a7SNikita Kiryanov {
647edbf8b4fSSimon Glass int ret;
648edbf8b4fSSimon Glass
649e32028a7SNikita Kiryanov gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
650a6b0652bSNikita Kiryanov cm_fx6_setup_gpmi_nand();
651edbf8b4fSSimon Glass
6528f488c1bSNikita Kiryanov ret = cm_fx6_setup_ecspi();
6538f488c1bSNikita Kiryanov if (ret)
6548f488c1bSNikita Kiryanov printf("Warning: ECSPI setup failed: %d\n", ret);
6558f488c1bSNikita Kiryanov
6568f488c1bSNikita Kiryanov ret = cm_fx6_setup_usb_otg();
6578f488c1bSNikita Kiryanov if (ret)
6588f488c1bSNikita Kiryanov printf("Warning: USB OTG setup failed: %d\n", ret);
6598f488c1bSNikita Kiryanov
6608f488c1bSNikita Kiryanov ret = cm_fx6_setup_usb_host();
6618f488c1bSNikita Kiryanov if (ret)
6628f488c1bSNikita Kiryanov printf("Warning: USB host setup failed: %d\n", ret);
6638f488c1bSNikita Kiryanov
6648f488c1bSNikita Kiryanov /*
6658f488c1bSNikita Kiryanov * cm-fx6 may have iSSD not assembled and in this case it has
6668f488c1bSNikita Kiryanov * bypasses for a (m)SATA socket on the baseboard. The socketed
6678f488c1bSNikita Kiryanov * device is not controlled by those GPIOs. So just print a warning
6688f488c1bSNikita Kiryanov * if the setup fails.
6698f488c1bSNikita Kiryanov */
6708f488c1bSNikita Kiryanov ret = cm_fx6_setup_issd();
6718f488c1bSNikita Kiryanov if (ret)
6728f488c1bSNikita Kiryanov printf("Warning: iSSD setup failed: %d\n", ret);
6738f488c1bSNikita Kiryanov
674edbf8b4fSSimon Glass /* Warn on failure but do not abort boot */
675edbf8b4fSSimon Glass ret = cm_fx6_setup_i2c();
676edbf8b4fSSimon Glass if (ret)
677edbf8b4fSSimon Glass printf("Warning: I2C setup failed: %d\n", ret);
678a6b0652bSNikita Kiryanov
679deb94d61SNikita Kiryanov cm_fx6_setup_display();
680deb94d61SNikita Kiryanov
681*4f6478d6SSimon Glass /* This should be done in the MMC driver when MX6 has a clock driver */
682*4f6478d6SSimon Glass #ifdef CONFIG_FSL_ESDHC
683*4f6478d6SSimon Glass if (IS_ENABLED(CONFIG_BLK)) {
684*4f6478d6SSimon Glass int i;
685*4f6478d6SSimon Glass
686*4f6478d6SSimon Glass cm_fx6_set_usdhc_iomux();
687*4f6478d6SSimon Glass for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++)
688*4f6478d6SSimon Glass enable_usdhc_clk(1, i);
689*4f6478d6SSimon Glass }
690*4f6478d6SSimon Glass #endif
691*4f6478d6SSimon Glass
692e32028a7SNikita Kiryanov return 0;
693e32028a7SNikita Kiryanov }
694e32028a7SNikita Kiryanov
checkboard(void)695e32028a7SNikita Kiryanov int checkboard(void)
696e32028a7SNikita Kiryanov {
697e32028a7SNikita Kiryanov puts("Board: CM-FX6\n");
698e32028a7SNikita Kiryanov return 0;
699e32028a7SNikita Kiryanov }
700e32028a7SNikita Kiryanov
misc_init_r(void)7017d1abb7dSNikita Kiryanov int misc_init_r(void)
7027d1abb7dSNikita Kiryanov {
7037d1abb7dSNikita Kiryanov cl_print_pcb_info();
7047d1abb7dSNikita Kiryanov
7057d1abb7dSNikita Kiryanov return 0;
7067d1abb7dSNikita Kiryanov }
7077d1abb7dSNikita Kiryanov
dram_init_banksize(void)70876b00acaSSimon Glass int dram_init_banksize(void)
709e32028a7SNikita Kiryanov {
710e32028a7SNikita Kiryanov gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
711e32028a7SNikita Kiryanov gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
712e32028a7SNikita Kiryanov
713e32028a7SNikita Kiryanov switch (gd->ram_size) {
714e32028a7SNikita Kiryanov case 0x10000000: /* DDR_16BIT_256MB */
715e32028a7SNikita Kiryanov gd->bd->bi_dram[0].size = 0x10000000;
716e32028a7SNikita Kiryanov gd->bd->bi_dram[1].size = 0;
717e32028a7SNikita Kiryanov break;
718e32028a7SNikita Kiryanov case 0x20000000: /* DDR_32BIT_512MB */
719e32028a7SNikita Kiryanov gd->bd->bi_dram[0].size = 0x20000000;
720e32028a7SNikita Kiryanov gd->bd->bi_dram[1].size = 0;
721e32028a7SNikita Kiryanov break;
722e32028a7SNikita Kiryanov case 0x40000000:
723e32028a7SNikita Kiryanov if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
724e32028a7SNikita Kiryanov gd->bd->bi_dram[0].size = 0x20000000;
725e32028a7SNikita Kiryanov gd->bd->bi_dram[1].size = 0x20000000;
726e32028a7SNikita Kiryanov } else { /* DDR_64BIT_1GB */
727e32028a7SNikita Kiryanov gd->bd->bi_dram[0].size = 0x40000000;
728e32028a7SNikita Kiryanov gd->bd->bi_dram[1].size = 0;
729e32028a7SNikita Kiryanov }
730e32028a7SNikita Kiryanov break;
731e32028a7SNikita Kiryanov case 0x80000000: /* DDR_64BIT_2GB */
732e32028a7SNikita Kiryanov gd->bd->bi_dram[0].size = 0x40000000;
733e32028a7SNikita Kiryanov gd->bd->bi_dram[1].size = 0x40000000;
734e32028a7SNikita Kiryanov break;
735e32028a7SNikita Kiryanov case 0xEFF00000: /* DDR_64BIT_4GB */
736e32028a7SNikita Kiryanov gd->bd->bi_dram[0].size = 0x70000000;
737e32028a7SNikita Kiryanov gd->bd->bi_dram[1].size = 0x7FF00000;
738e32028a7SNikita Kiryanov break;
739e32028a7SNikita Kiryanov }
74076b00acaSSimon Glass
74176b00acaSSimon Glass return 0;
742e32028a7SNikita Kiryanov }
743e32028a7SNikita Kiryanov
dram_init(void)744e32028a7SNikita Kiryanov int dram_init(void)
745e32028a7SNikita Kiryanov {
746e32028a7SNikita Kiryanov gd->ram_size = imx_ddr_size();
747e32028a7SNikita Kiryanov switch (gd->ram_size) {
748e32028a7SNikita Kiryanov case 0x10000000:
749e32028a7SNikita Kiryanov case 0x20000000:
750e32028a7SNikita Kiryanov case 0x40000000:
751e32028a7SNikita Kiryanov case 0x80000000:
752e32028a7SNikita Kiryanov break;
753e32028a7SNikita Kiryanov case 0xF0000000:
754e32028a7SNikita Kiryanov gd->ram_size -= 0x100000;
755e32028a7SNikita Kiryanov break;
756e32028a7SNikita Kiryanov default:
757e32028a7SNikita Kiryanov printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
758e32028a7SNikita Kiryanov return -1;
759e32028a7SNikita Kiryanov }
760e32028a7SNikita Kiryanov
761e32028a7SNikita Kiryanov return 0;
762e32028a7SNikita Kiryanov }
763f66113c0SNikita Kiryanov
get_board_rev(void)764f66113c0SNikita Kiryanov u32 get_board_rev(void)
765f66113c0SNikita Kiryanov {
76672898ac7SNikita Kiryanov return cl_eeprom_get_board_rev(CONFIG_SYS_I2C_EEPROM_BUS);
767f66113c0SNikita Kiryanov }
768f66113c0SNikita Kiryanov
7693f0e935fSSimon Glass static struct mxc_serial_platdata cm_fx6_mxc_serial_plat = {
7703f0e935fSSimon Glass .reg = (struct mxc_uart *)UART4_BASE,
7713f0e935fSSimon Glass };
7723f0e935fSSimon Glass
7733f0e935fSSimon Glass U_BOOT_DEVICE(cm_fx6_serial) = {
7743f0e935fSSimon Glass .name = "serial_mxc",
7753f0e935fSSimon Glass .platdata = &cm_fx6_mxc_serial_plat,
7763f0e935fSSimon Glass };
7778d331e38SSimon Glass
7788d331e38SSimon Glass #if CONFIG_IS_ENABLED(AHCI)
sata_imx_probe(struct udevice * dev)7798d331e38SSimon Glass static int sata_imx_probe(struct udevice *dev)
7808d331e38SSimon Glass {
7818d331e38SSimon Glass int i, err;
7828d331e38SSimon Glass
7838d331e38SSimon Glass /* Make sure this gpio has logical 0 value */
7848d331e38SSimon Glass gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
7858d331e38SSimon Glass udelay(100);
7868d331e38SSimon Glass cm_fx6_sata_power(1);
7878d331e38SSimon Glass
7888d331e38SSimon Glass for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
7898d331e38SSimon Glass err = setup_sata();
7908d331e38SSimon Glass if (err) {
7918d331e38SSimon Glass printf("SATA setup failed: %d\n", err);
7928d331e38SSimon Glass return err;
7938d331e38SSimon Glass }
7948d331e38SSimon Glass
7958d331e38SSimon Glass udelay(100);
7968d331e38SSimon Glass
7978d331e38SSimon Glass err = dwc_ahsata_probe(dev);
7988d331e38SSimon Glass if (!err)
7998d331e38SSimon Glass break;
8008d331e38SSimon Glass
8018d331e38SSimon Glass /* There is no device on the SATA port */
8028d331e38SSimon Glass if (sata_dm_port_status(0, 0) == 0)
8038d331e38SSimon Glass break;
8048d331e38SSimon Glass
8058d331e38SSimon Glass /* There's a device, but link not established. Retry */
8068d331e38SSimon Glass device_remove(dev, DM_REMOVE_NORMAL);
8078d331e38SSimon Glass }
8088d331e38SSimon Glass
8098d331e38SSimon Glass return 0;
8108d331e38SSimon Glass }
8118d331e38SSimon Glass
sata_imx_remove(struct udevice * dev)8128d331e38SSimon Glass static int sata_imx_remove(struct udevice *dev)
8138d331e38SSimon Glass {
8148d331e38SSimon Glass cm_fx6_sata_power(0);
8158d331e38SSimon Glass mdelay(250);
8168d331e38SSimon Glass
8178d331e38SSimon Glass return 0;
8188d331e38SSimon Glass }
8198d331e38SSimon Glass
8208d331e38SSimon Glass struct ahci_ops sata_imx_ops = {
8218d331e38SSimon Glass .port_status = dwc_ahsata_port_status,
8228d331e38SSimon Glass .reset = dwc_ahsata_bus_reset,
8238d331e38SSimon Glass .scan = dwc_ahsata_scan,
8248d331e38SSimon Glass };
8258d331e38SSimon Glass
8268d331e38SSimon Glass static const struct udevice_id sata_imx_ids[] = {
8278d331e38SSimon Glass { .compatible = "fsl,imx6q-ahci" },
8288d331e38SSimon Glass { }
8298d331e38SSimon Glass };
8308d331e38SSimon Glass
8318d331e38SSimon Glass U_BOOT_DRIVER(sata_imx) = {
8328d331e38SSimon Glass .name = "dwc_ahci",
8338d331e38SSimon Glass .id = UCLASS_AHCI,
8348d331e38SSimon Glass .of_match = sata_imx_ids,
8358d331e38SSimon Glass .ops = &sata_imx_ops,
8368d331e38SSimon Glass .probe = sata_imx_probe,
8378d331e38SSimon Glass .remove = sata_imx_remove, /* reset bus to stop it */
8388d331e38SSimon Glass };
8398d331e38SSimon Glass #endif /* AHCI */
840