1a7f480d9SStefan Roese /*
2a7f480d9SStefan Roese * SPL specific code for CCV xPress
3a7f480d9SStefan Roese *
4a7f480d9SStefan Roese * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
5a7f480d9SStefan Roese *
6a7f480d9SStefan Roese * SPDX-License-Identifier: GPL-2.0+
7a7f480d9SStefan Roese */
8a7f480d9SStefan Roese
9a7f480d9SStefan Roese #include <common.h>
10a7f480d9SStefan Roese #include <spl.h>
11a7f480d9SStefan Roese #include <asm/io.h>
12a7f480d9SStefan Roese #include <asm/arch/mx6-ddr.h>
13a7f480d9SStefan Roese #include <asm/arch/crm_regs.h>
14a7f480d9SStefan Roese
15a7f480d9SStefan Roese /* Configuration for IM IME1G16D3EEBG-15EI, 64M x 16 -> 128MiB */
16a7f480d9SStefan Roese
17a7f480d9SStefan Roese static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
18a7f480d9SStefan Roese .grp_addds = 0x00000030,
19a7f480d9SStefan Roese .grp_ddrmode_ctl = 0x00020000,
20a7f480d9SStefan Roese .grp_b0ds = 0x00000030,
21a7f480d9SStefan Roese .grp_ctlds = 0x00000030,
22a7f480d9SStefan Roese .grp_b1ds = 0x00000030,
23a7f480d9SStefan Roese .grp_ddrpke = 0x00000000,
24a7f480d9SStefan Roese .grp_ddrmode = 0x00020000,
25a7f480d9SStefan Roese .grp_ddr_type = 0x000c0000,
26a7f480d9SStefan Roese };
27a7f480d9SStefan Roese
28a7f480d9SStefan Roese static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
29a7f480d9SStefan Roese .dram_dqm0 = 0x00000030,
30a7f480d9SStefan Roese .dram_dqm1 = 0x00000030,
31a7f480d9SStefan Roese .dram_ras = 0x00000030,
32a7f480d9SStefan Roese .dram_cas = 0x00000030,
33a7f480d9SStefan Roese .dram_odt0 = 0x00000030,
34a7f480d9SStefan Roese .dram_odt1 = 0x00000030,
35a7f480d9SStefan Roese .dram_sdba2 = 0x00000000,
36a7f480d9SStefan Roese .dram_sdclk_0 = 0x00000008,
37a7f480d9SStefan Roese .dram_sdqs0 = 0x00000038,
38a7f480d9SStefan Roese .dram_sdqs1 = 0x00000030,
39a7f480d9SStefan Roese .dram_reset = 0x00000030,
40a7f480d9SStefan Roese };
41a7f480d9SStefan Roese
42a7f480d9SStefan Roese static struct mx6_mmdc_calibration mx6_mmcd_calib = {
43a7f480d9SStefan Roese .p0_mpwldectrl0 = 0x00000000,
44a7f480d9SStefan Roese .p0_mpdgctrl0 = 0x4164015C,
45a7f480d9SStefan Roese .p0_mprddlctl = 0x40404446,
46a7f480d9SStefan Roese .p0_mpwrdlctl = 0x40405A52,
47a7f480d9SStefan Roese };
48a7f480d9SStefan Roese
49a7f480d9SStefan Roese struct mx6_ddr_sysinfo ddr_sysinfo = {
50a7f480d9SStefan Roese .dsize = 0,
51a7f480d9SStefan Roese .cs_density = 20,
52a7f480d9SStefan Roese .ncs = 1,
53a7f480d9SStefan Roese .cs1_mirror = 0,
54a7f480d9SStefan Roese .rtt_wr = 2,
55a7f480d9SStefan Roese .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
56a7f480d9SStefan Roese .walat = 1, /* Write additional latency */
57a7f480d9SStefan Roese .ralat = 5, /* Read additional latency */
58a7f480d9SStefan Roese .mif3_mode = 3, /* Command prediction working mode */
59a7f480d9SStefan Roese .bi_on = 1, /* Bank interleaving enabled */
60a7f480d9SStefan Roese .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
61a7f480d9SStefan Roese .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
62a7f480d9SStefan Roese .ddr_type = DDR_TYPE_DDR3,
63*edf00937SFabio Estevam .refsel = 1, /* Refresh cycles at 32KHz */
64*edf00937SFabio Estevam .refr = 7, /* 8 refresh commands per refresh cycle */
65a7f480d9SStefan Roese };
66a7f480d9SStefan Roese
67a7f480d9SStefan Roese static struct mx6_ddr3_cfg mem_ddr = {
68a7f480d9SStefan Roese .mem_speed = 800,
69a7f480d9SStefan Roese .density = 4,
70a7f480d9SStefan Roese .width = 16,
71a7f480d9SStefan Roese .banks = 8,
72a7f480d9SStefan Roese .rowaddr = 13,
73a7f480d9SStefan Roese .coladdr = 10,
74a7f480d9SStefan Roese .pagesz = 2,
75a7f480d9SStefan Roese .trcd = 1375,
76a7f480d9SStefan Roese .trcmin = 4875,
77a7f480d9SStefan Roese .trasmin = 3500,
78a7f480d9SStefan Roese };
79a7f480d9SStefan Roese
ccgr_init(void)80a7f480d9SStefan Roese static void ccgr_init(void)
81a7f480d9SStefan Roese {
82a7f480d9SStefan Roese struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
83a7f480d9SStefan Roese
84a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR0);
85a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR1);
86a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR2);
87a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR3);
88a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR4);
89a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR5);
90a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR6);
91a7f480d9SStefan Roese writel(0xFFFFFFFF, &ccm->CCGR7);
92a7f480d9SStefan Roese }
93a7f480d9SStefan Roese
spl_dram_init(void)94a7f480d9SStefan Roese static void spl_dram_init(void)
95a7f480d9SStefan Roese {
96a7f480d9SStefan Roese mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
97a7f480d9SStefan Roese mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
98a7f480d9SStefan Roese }
99a7f480d9SStefan Roese
board_init_f(ulong dummy)100a7f480d9SStefan Roese void board_init_f(ulong dummy)
101a7f480d9SStefan Roese {
102a7f480d9SStefan Roese /* Setup AIPS and disable watchdog */
103a7f480d9SStefan Roese arch_cpu_init();
104a7f480d9SStefan Roese
105a7f480d9SStefan Roese ccgr_init();
106a7f480d9SStefan Roese
107a7f480d9SStefan Roese /* Setup iomux and i2c */
108a7f480d9SStefan Roese board_early_init_f();
109a7f480d9SStefan Roese
110a7f480d9SStefan Roese /* Setup GP timer */
111a7f480d9SStefan Roese timer_init();
112a7f480d9SStefan Roese
113a7f480d9SStefan Roese /* UART clocks enabled and gd valid - init serial console */
114a7f480d9SStefan Roese preloader_console_init();
115a7f480d9SStefan Roese
116a7f480d9SStefan Roese /* DDR initialization */
117a7f480d9SStefan Roese spl_dram_init();
118a7f480d9SStefan Roese }
119