xref: /rk3399_rockchip-uboot/board/bosch/shc/mux.c (revision dc557e9a1fe00ca9d884bd88feef5bebf23fede4)
1*d8ccbe93SHeiko Schocher /*
2*d8ccbe93SHeiko Schocher  * mux.c
3*d8ccbe93SHeiko Schocher  *
4*d8ccbe93SHeiko Schocher  * (C) Copyright 2016
5*d8ccbe93SHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*d8ccbe93SHeiko Schocher  *
7*d8ccbe93SHeiko Schocher  * Based on:
8*d8ccbe93SHeiko Schocher  * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
9*d8ccbe93SHeiko Schocher  *
10*d8ccbe93SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
11*d8ccbe93SHeiko Schocher  */
12*d8ccbe93SHeiko Schocher 
13*d8ccbe93SHeiko Schocher #include <common.h>
14*d8ccbe93SHeiko Schocher #include <asm/arch/sys_proto.h>
15*d8ccbe93SHeiko Schocher #include <asm/arch/hardware.h>
16*d8ccbe93SHeiko Schocher #include <asm/arch/mux.h>
17*d8ccbe93SHeiko Schocher #include <asm/io.h>
18*d8ccbe93SHeiko Schocher #include <i2c.h>
19*d8ccbe93SHeiko Schocher #include "board.h"
20*d8ccbe93SHeiko Schocher 
21*d8ccbe93SHeiko Schocher static struct module_pin_mux uart0_pin_mux[] = {
22*d8ccbe93SHeiko Schocher 	{OFFSET(uart0_rxd), (MODE(0) | PULLUDEN | RXACTIVE)},	/* UART0_RXD */
23*d8ccbe93SHeiko Schocher 	{OFFSET(uart0_txd), (MODE(0) | PULLUDDIS)},		/* UART0_TXD */
24*d8ccbe93SHeiko Schocher 	{OFFSET(uart0_ctsn), (MODE(0) | PULLUDEN | RXACTIVE)},	/* UART0_CTS */
25*d8ccbe93SHeiko Schocher 	{OFFSET(uart0_rtsn), (MODE(0) | PULLUDDIS)},		/* UART0_RTS */
26*d8ccbe93SHeiko Schocher 	{-1},
27*d8ccbe93SHeiko Schocher };
28*d8ccbe93SHeiko Schocher 
29*d8ccbe93SHeiko Schocher static struct module_pin_mux uart1_pin_mux[] = {
30*d8ccbe93SHeiko Schocher 	{OFFSET(uart1_rxd), (MODE(0) | PULLUDDIS | RXACTIVE)},	/* UART1_RXD */
31*d8ccbe93SHeiko Schocher 	{OFFSET(uart1_txd), (MODE(0) | PULLUDDIS)},		/* UART1_TXD */
32*d8ccbe93SHeiko Schocher 	{OFFSET(uart1_ctsn), (MODE(0) | PULLUDEN | RXACTIVE)},	/* UART1_CTS */
33*d8ccbe93SHeiko Schocher 	{OFFSET(uart1_rtsn), (MODE(0) | PULLUDDIS)},		/* UART1_RTS */
34*d8ccbe93SHeiko Schocher 	{-1},
35*d8ccbe93SHeiko Schocher };
36*d8ccbe93SHeiko Schocher 
37*d8ccbe93SHeiko Schocher static struct module_pin_mux uart2_pin_mux[] = {
38*d8ccbe93SHeiko Schocher 	{OFFSET(spi0_sclk), (MODE(1) | PULLUDDIS | RXACTIVE)},	/* UART2_RXD */
39*d8ccbe93SHeiko Schocher 	{OFFSET(spi0_d0), (MODE(1) | PULLUDDIS)},		/* UART2_TXD */
40*d8ccbe93SHeiko Schocher 	{-1},
41*d8ccbe93SHeiko Schocher };
42*d8ccbe93SHeiko Schocher 
43*d8ccbe93SHeiko Schocher static struct module_pin_mux spi1_pin_mux[] = {
44*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_aclkx), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_SCLK */
45*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_fsx), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_D0 */
46*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_axr0), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_D1 */
47*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_ahclkr), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_CS0 */
48*d8ccbe93SHeiko Schocher 	{-1},
49*d8ccbe93SHeiko Schocher };
50*d8ccbe93SHeiko Schocher 
51*d8ccbe93SHeiko Schocher static struct module_pin_mux uart4_pin_mux[] = {
52*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)},	/* UART4_RXD */
53*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_wpn), (MODE(6) | PULLUP_EN)},		/* UART4_TXD */
54*d8ccbe93SHeiko Schocher 	{-1},
55*d8ccbe93SHeiko Schocher };
56*d8ccbe93SHeiko Schocher 
57*d8ccbe93SHeiko Schocher static struct module_pin_mux mmc0_pin_mux[] = {
58*d8ccbe93SHeiko Schocher 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUDDIS)},	/* MMC0_DAT3 */
59*d8ccbe93SHeiko Schocher 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUDDIS)},	/* MMC0_DAT2 */
60*d8ccbe93SHeiko Schocher 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUDDIS)},	/* MMC0_DAT1 */
61*d8ccbe93SHeiko Schocher 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUDDIS)},	/* MMC0_DAT0 */
62*d8ccbe93SHeiko Schocher 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
63*d8ccbe93SHeiko Schocher 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUDDIS)},	/* MMC0_CMD */
64*d8ccbe93SHeiko Schocher 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUDDIS)},	/* MMC0_CD */
65*d8ccbe93SHeiko Schocher 	{-1},
66*d8ccbe93SHeiko Schocher };
67*d8ccbe93SHeiko Schocher 
68*d8ccbe93SHeiko Schocher static struct module_pin_mux mmc1_pin_mux[] = {
69*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad7), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
70*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad6), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
71*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad5), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
72*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad4), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
73*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
74*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT2 */
75*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT1 */
76*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT0 */
77*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUDDIS)},	/* MMC1_CLK */
78*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)},	/* MMC1_CMD */
79*d8ccbe93SHeiko Schocher 	{-1},
80*d8ccbe93SHeiko Schocher };
81*d8ccbe93SHeiko Schocher 
82*d8ccbe93SHeiko Schocher static struct module_pin_mux mmc2_pin_mux[] = {
83*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad12), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT0 */
84*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad13), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT1 */
85*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad14), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT2 */
86*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad15), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT3 */
87*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_csn3), (MODE(3) | RXACTIVE | PULLUDDIS)}, /* MMC2_CMD */
88*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_clk), (MODE(3) | RXACTIVE | PULLUDDIS)},  /* MMC2_CLK */
89*d8ccbe93SHeiko Schocher 	{-1},
90*d8ccbe93SHeiko Schocher };
91*d8ccbe93SHeiko Schocher static struct module_pin_mux i2c0_pin_mux[] = {
92*d8ccbe93SHeiko Schocher 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* I2C_DATA */
93*d8ccbe93SHeiko Schocher 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* I2C_SCLK */
94*d8ccbe93SHeiko Schocher 	{-1},
95*d8ccbe93SHeiko Schocher };
96*d8ccbe93SHeiko Schocher 
97*d8ccbe93SHeiko Schocher static struct module_pin_mux gpio0_7_pin_mux[] = {
98*d8ccbe93SHeiko Schocher 	{OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUP_EN)},	/* GPIO0_7 */
99*d8ccbe93SHeiko Schocher 	{-1},
100*d8ccbe93SHeiko Schocher };
101*d8ccbe93SHeiko Schocher 
102*d8ccbe93SHeiko Schocher static struct module_pin_mux jtag_pin_mux[] = {
103*d8ccbe93SHeiko Schocher 	{OFFSET(xdma_event_intr0), (MODE(6) | RXACTIVE | PULLUDDIS)},
104*d8ccbe93SHeiko Schocher 	{OFFSET(xdma_event_intr1), (MODE(6) | RXACTIVE | PULLUDDIS)},
105*d8ccbe93SHeiko Schocher 	{OFFSET(nresetin_out), (MODE(0) | RXACTIVE | PULLUDDIS)},
106*d8ccbe93SHeiko Schocher 	{OFFSET(nnmi), (MODE(0) | RXACTIVE | PULLUDDIS)},
107*d8ccbe93SHeiko Schocher 	{OFFSET(tms), (MODE(0) | RXACTIVE | PULLUP_EN)},
108*d8ccbe93SHeiko Schocher 	{OFFSET(tdi), (MODE(0) | RXACTIVE | PULLUP_EN)},
109*d8ccbe93SHeiko Schocher 	{OFFSET(tdo), (MODE(0) | PULLUP_EN)},
110*d8ccbe93SHeiko Schocher 	{OFFSET(tck), (MODE(0) | RXACTIVE | PULLUP_EN)},
111*d8ccbe93SHeiko Schocher 	{OFFSET(ntrst), (MODE(0) | RXACTIVE)},
112*d8ccbe93SHeiko Schocher 	{OFFSET(emu0), (MODE(0) | RXACTIVE | PULLUP_EN)},
113*d8ccbe93SHeiko Schocher 	{OFFSET(emu1), (MODE(0) | RXACTIVE | PULLUP_EN)},
114*d8ccbe93SHeiko Schocher 	{OFFSET(pmic_power_en), (MODE(0) | PULLUP_EN)},
115*d8ccbe93SHeiko Schocher 	{OFFSET(rsvd2), (MODE(0) | PULLUP_EN)},
116*d8ccbe93SHeiko Schocher 	{OFFSET(rtc_porz), (MODE(0) | RXACTIVE | PULLUDDIS)},
117*d8ccbe93SHeiko Schocher 	{OFFSET(ext_wakeup), (MODE(0) | RXACTIVE)},
118*d8ccbe93SHeiko Schocher 	{OFFSET(enz_kaldo_1p8v), (MODE(0) | RXACTIVE | PULLUDDIS)},
119*d8ccbe93SHeiko Schocher 	{OFFSET(usb0_drvvbus), (MODE(0) | PULLUDEN)},
120*d8ccbe93SHeiko Schocher 	{OFFSET(usb1_drvvbus), (MODE(0) | PULLUDDIS)},
121*d8ccbe93SHeiko Schocher 	{-1},
122*d8ccbe93SHeiko Schocher };
123*d8ccbe93SHeiko Schocher 
124*d8ccbe93SHeiko Schocher static struct module_pin_mux gpio_pin_mux[] = {
125*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad8), (MODE(7) | PULLUDDIS)},	/* gpio0[22] - LED_PWR_BL (external pull-down) */
126*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad9), (MODE(7) | PULLUDDIS)},	/* gpio0[23] - LED_PWR_RD (external pull-down) */
127*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad10), (MODE(7) | PULLUDDIS)},	/* gpio0[26] - LED_LAN_RD (external pull-down) */
128*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_ad11), (MODE(7) | PULLUDDIS)},	/* gpio0[27] - #WIFI_RST (external pull-down) */
129*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a0), (MODE(7) | PULLUDDIS)},	/* gpio1[16] - WIFI_REGEN */
130*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a1), (MODE(7) | PULLUDDIS)},	/* gpio1[17] - LED_LAN_BL */
131*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a2), (MODE(7) | PULLUDDIS)},	/* gpio1[18] - LED_Cloud_BL */
132*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a3), (MODE(7) | PULLUDDIS)},	/* gpio1[19] -  LED_PWM as GPIO */
133*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a4), (MODE(7))},			/* gpio1[20] -  #eMMC_RST */
134*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a5), (MODE(7) | PULLUDDIS)},	/* gpio1[21] -  #Z-Wave_RST */
135*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a6), (MODE(7) | PULLUDDIS)},	/* gpio1[22] -  ENOC_RST */
136*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a7), (MODE(7) | PULLUP_EN)},	/* gpio1[23] -  WIFI_MODE */
137*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a8), (MODE(7) | RXACTIVE | PULLUDDIS)},	/* gpio1[24] -  #BIDCOS_RST */
138*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a9), (MODE(7) | RXACTIVE | PULLUDDIS)},	/* gpio1[25] -  USR_BUTTON */
139*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a10), (MODE(7) | RXACTIVE | PULLUDDIS)},	/* gpio1[26] -  #USB1_OC */
140*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a11), (MODE(7) | RXACTIVE | PULLUDDIS)},	/* gpio1[27] -  BIDCOS_PROG */
141*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_be1n), (MODE(7) | PULLUP_EN)},	/* gpio1[28] -  ZIGBEE_PC7 */
142*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUDDIS)},	/* gpio1[29] -  RESET_BUTTON */
143*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_advn_ale), (MODE(7) | PULLUDDIS)},	/* gpio2[2] -  LED_Cloud_RD */
144*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_oen_ren), (MODE(7) | PULLUDDIS | RXACTIVE)}, /* gpio2[3] -  #WIFI_POR */
145*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_wen), (MODE(7) | PULLUDDIS)},	/* gpio2[4] -  N/C */
146*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_be0n_cle), (MODE(7) | PULLUDDIS)},	/* gpio2[5] -  EEPROM_WP */
147*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data0), (MODE(7) | PULLUDDIS)},	/* gpio2[6] */
148*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data1), (MODE(7) | PULLUDDIS)},	/* gpio2[7] */
149*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data2), (MODE(7) | PULLUDDIS)},	/* gpio2[8] */
150*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data3), (MODE(7) | PULLUDDIS)},	/* gpio2[9] */
151*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data4), (MODE(7) | PULLUDDIS)},	/* gpio2[10] */
152*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data5), (MODE(7) | PULLUDDIS)},	/* gpio2[11] */
153*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data6), (MODE(7) | PULLUDDIS)},	/* gpio2[12] */
154*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data7), (MODE(7) | PULLUDDIS)},	/* gpio2[13] */
155*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data8), (MODE(7) | PULLUDDIS)},	/* gpio2[14] */
156*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data9), (MODE(7) | PULLUDDIS)},	/* gpio2[15] */
157*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data10), (MODE(7) | PULLUDDIS)},	/* gpio2[16] */
158*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data11), (MODE(7) | PULLUDDIS)},	/* gpio2[17] */
159*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data12), (MODE(7) | PULLUDDIS)},	/* gpio0[8] */
160*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data13), (MODE(7) | PULLUDDIS)},	/* gpio0[9] */
161*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data14), (MODE(7) | PULLUDDIS)},	/* gpio0[10] */
162*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_data15), (MODE(7) | PULLUDDIS)},	/* gpio0[11] */
163*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_vsync), (MODE(7) | PULLUDDIS)},	/* gpio2[22] */
164*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_hsync), (MODE(7) | PULLUDDIS)},	/* gpio2[23] */
165*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_pclk), (MODE(7) | PULLUDDIS)},	/* gpio2[24] */
166*d8ccbe93SHeiko Schocher 	{OFFSET(lcd_ac_bias_en), (MODE(7) | PULLUDDIS)},/* gpio2[25] */
167*d8ccbe93SHeiko Schocher 	{OFFSET(spi0_d1), (MODE(7) | PULLUDDIS)},	/* gpio0[4] */
168*d8ccbe93SHeiko Schocher 	{OFFSET(spi0_cs0), (MODE(7) | PULLUDDIS)},	/* gpio0[5] */
169*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_aclkr), (MODE(7) | PULLUDDIS)},	/* gpio3[18] - #ZIGBEE_RST */
170*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_fsr), (MODE(7)) | PULLUDDIS},	/* gpio3[19] - ZIGBEE_BOOT */
171*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_axr1), (MODE(7) | RXACTIVE)},	/* gpio3[19] - ZIGBEE_BOOT */
172*d8ccbe93SHeiko Schocher 	{OFFSET(mcasp0_ahclkx), (MODE(7) | RXACTIVE | PULLUP_EN)},/* gpio3[21] - ZIGBEE_PC5 */
173*d8ccbe93SHeiko Schocher 	{-1},
174*d8ccbe93SHeiko Schocher };
175*d8ccbe93SHeiko Schocher 
176*d8ccbe93SHeiko Schocher static struct module_pin_mux mii1_pin_mux[] = {
177*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_col), MODE(0) | RXACTIVE},
178*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_crs), MODE(0) | RXACTIVE},
179*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxerr), MODE(0) | RXACTIVE},
180*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_txen), MODE(0)},
181*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxdv), MODE(0) | RXACTIVE},
182*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_txd3), MODE(0)},
183*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_txd2), MODE(0)},
184*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_txd1), MODE(0) | RXACTIVE},
185*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_txd0), MODE(0) | RXACTIVE},
186*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_txclk), MODE(0) | RXACTIVE},
187*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxclk), MODE(0) | RXACTIVE},
188*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxd3), MODE(0) | RXACTIVE},
189*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxd2), MODE(0) | RXACTIVE},
190*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxd1), MODE(0) | RXACTIVE},
191*d8ccbe93SHeiko Schocher 	{OFFSET(mii1_rxd0), MODE(0) | RXACTIVE},
192*d8ccbe93SHeiko Schocher 	{OFFSET(rmii1_refclk), MODE(7) | RXACTIVE},
193*d8ccbe93SHeiko Schocher 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},
194*d8ccbe93SHeiko Schocher 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},
195*d8ccbe93SHeiko Schocher 	{-1},
196*d8ccbe93SHeiko Schocher };
197*d8ccbe93SHeiko Schocher 
198*d8ccbe93SHeiko Schocher static struct module_pin_mux pwm_pin_mux[] = {
199*d8ccbe93SHeiko Schocher 	{OFFSET(gpmc_a3), (MODE(6) | PULLUDDIS)},
200*d8ccbe93SHeiko Schocher 	{-1},
201*d8ccbe93SHeiko Schocher };
202*d8ccbe93SHeiko Schocher 
enable_uart0_pin_mux(void)203*d8ccbe93SHeiko Schocher void enable_uart0_pin_mux(void)
204*d8ccbe93SHeiko Schocher {
205*d8ccbe93SHeiko Schocher 	configure_module_pin_mux(uart0_pin_mux);
206*d8ccbe93SHeiko Schocher }
207*d8ccbe93SHeiko Schocher 
enable_uart1_pin_mux(void)208*d8ccbe93SHeiko Schocher void enable_uart1_pin_mux(void)
209*d8ccbe93SHeiko Schocher {
210*d8ccbe93SHeiko Schocher 	configure_module_pin_mux(uart1_pin_mux);
211*d8ccbe93SHeiko Schocher }
212*d8ccbe93SHeiko Schocher 
enable_uart2_pin_mux(void)213*d8ccbe93SHeiko Schocher void enable_uart2_pin_mux(void)
214*d8ccbe93SHeiko Schocher {
215*d8ccbe93SHeiko Schocher 	configure_module_pin_mux(uart2_pin_mux);
216*d8ccbe93SHeiko Schocher }
217*d8ccbe93SHeiko Schocher 
enable_uart3_pin_mux(void)218*d8ccbe93SHeiko Schocher void enable_uart3_pin_mux(void)
219*d8ccbe93SHeiko Schocher {
220*d8ccbe93SHeiko Schocher }
221*d8ccbe93SHeiko Schocher 
enable_uart4_pin_mux(void)222*d8ccbe93SHeiko Schocher void enable_uart4_pin_mux(void)
223*d8ccbe93SHeiko Schocher {
224*d8ccbe93SHeiko Schocher 	configure_module_pin_mux(uart4_pin_mux);
225*d8ccbe93SHeiko Schocher }
226*d8ccbe93SHeiko Schocher 
enable_uart5_pin_mux(void)227*d8ccbe93SHeiko Schocher void enable_uart5_pin_mux(void)
228*d8ccbe93SHeiko Schocher {
229*d8ccbe93SHeiko Schocher }
230*d8ccbe93SHeiko Schocher 
enable_i2c0_pin_mux(void)231*d8ccbe93SHeiko Schocher void enable_i2c0_pin_mux(void)
232*d8ccbe93SHeiko Schocher {
233*d8ccbe93SHeiko Schocher 	configure_module_pin_mux(i2c0_pin_mux);
234*d8ccbe93SHeiko Schocher }
235*d8ccbe93SHeiko Schocher 
enable_shc_board_pwm_pin_mux(void)236*d8ccbe93SHeiko Schocher void enable_shc_board_pwm_pin_mux(void)
237*d8ccbe93SHeiko Schocher {
238*d8ccbe93SHeiko Schocher 	configure_module_pin_mux(pwm_pin_mux);
239*d8ccbe93SHeiko Schocher }
240*d8ccbe93SHeiko Schocher 
enable_shc_board_pin_mux(void)241*d8ccbe93SHeiko Schocher void enable_shc_board_pin_mux(void)
242*d8ccbe93SHeiko Schocher {
243*d8ccbe93SHeiko Schocher 	/* Do board-specific muxes. */
244*d8ccbe93SHeiko Schocher 	if (board_is_c3_sample() || board_is_series()) {
245*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(mii1_pin_mux);
246*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(mmc0_pin_mux);
247*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(mmc1_pin_mux);
248*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(mmc2_pin_mux);
249*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(i2c0_pin_mux);
250*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(gpio0_7_pin_mux);
251*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(gpio_pin_mux);
252*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(uart1_pin_mux);
253*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(uart2_pin_mux);
254*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(uart4_pin_mux);
255*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(spi1_pin_mux);
256*d8ccbe93SHeiko Schocher 		configure_module_pin_mux(jtag_pin_mux);
257*d8ccbe93SHeiko Schocher 	} else {
258*d8ccbe93SHeiko Schocher 		puts("Unknown board, cannot configure pinmux.");
259*d8ccbe93SHeiko Schocher 		hang();
260*d8ccbe93SHeiko Schocher 	}
261*d8ccbe93SHeiko Schocher }
262