xref: /rk3399_rockchip-uboot/board/bluewater/snapper9260/snapper9260.c (revision c62db35d52c6ba5f31ac36e690c58ec54b273298)
1b8d41ddaSRyan Mallon /*
2b8d41ddaSRyan Mallon  * Bluewater Systems Snapper 9260/9G20 modules
3b8d41ddaSRyan Mallon  *
4b8d41ddaSRyan Mallon  * (C) Copyright 2011 Bluewater Systems
5b8d41ddaSRyan Mallon  *   Author: Andre Renaud <andre@bluewatersys.com>
6b8d41ddaSRyan Mallon  *   Author: Ryan Mallon <ryan@bluewatersys.com>
7b8d41ddaSRyan Mallon  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
9b8d41ddaSRyan Mallon  */
10b8d41ddaSRyan Mallon 
11b8d41ddaSRyan Mallon #include <common.h>
121a1927f3SSimon Glass #include <dm.h>
13b8d41ddaSRyan Mallon #include <asm/io.h>
141a1927f3SSimon Glass #include <asm/gpio.h>
15*c62db35dSSimon Glass #include <asm/mach-types.h>
16b8d41ddaSRyan Mallon #include <asm/arch/at91sam9260_matrix.h>
17b8d41ddaSRyan Mallon #include <asm/arch/at91sam9_smc.h>
18b8d41ddaSRyan Mallon #include <asm/arch/at91_common.h>
1970341e2eSWenyou Yang #include <asm/arch/clk.h>
20b8d41ddaSRyan Mallon #include <asm/arch/gpio.h>
211a1927f3SSimon Glass #include <asm/arch/atmel_serial.h>
22b8d41ddaSRyan Mallon #include <net.h>
23b8d41ddaSRyan Mallon #include <netdev.h>
24b8d41ddaSRyan Mallon #include <i2c.h>
25b8d41ddaSRyan Mallon #include <pca953x.h>
26b8d41ddaSRyan Mallon 
27b8d41ddaSRyan Mallon DECLARE_GLOBAL_DATA_PTR;
28b8d41ddaSRyan Mallon 
29b8d41ddaSRyan Mallon /* IO Expander pins */
30b8d41ddaSRyan Mallon #define IO_EXP_ETH_RESET	(0 << 1)
31b8d41ddaSRyan Mallon #define IO_EXP_ETH_POWER	(1 << 1)
32b8d41ddaSRyan Mallon 
macb_hw_init(void)33b8d41ddaSRyan Mallon static void macb_hw_init(void)
34b8d41ddaSRyan Mallon {
35b8d41ddaSRyan Mallon 	struct at91_port *pioa = (struct at91_port *)ATMEL_BASE_PIOA;
36b8d41ddaSRyan Mallon 
3770341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_EMAC0);
38b8d41ddaSRyan Mallon 
39b8d41ddaSRyan Mallon 	/* Disable pull-ups to prevent PHY going into test mode */
40b8d41ddaSRyan Mallon 	writel(pin_to_mask(AT91_PIN_PA14) |
41b8d41ddaSRyan Mallon 	       pin_to_mask(AT91_PIN_PA15) |
42b8d41ddaSRyan Mallon 	       pin_to_mask(AT91_PIN_PA18),
43b8d41ddaSRyan Mallon 	       &pioa->pudr);
44b8d41ddaSRyan Mallon 
45b8d41ddaSRyan Mallon 	/* Power down ethernet */
46b8d41ddaSRyan Mallon 	pca953x_set_dir(0x28, IO_EXP_ETH_POWER, PCA953X_DIR_OUT);
47b8d41ddaSRyan Mallon 	pca953x_set_val(0x28, IO_EXP_ETH_POWER, 1);
48b8d41ddaSRyan Mallon 
49b8d41ddaSRyan Mallon 	/* Hold ethernet in reset */
50b8d41ddaSRyan Mallon 	pca953x_set_dir(0x28, IO_EXP_ETH_RESET, PCA953X_DIR_OUT);
51b8d41ddaSRyan Mallon 	pca953x_set_val(0x28, IO_EXP_ETH_RESET, 0);
52b8d41ddaSRyan Mallon 
53b8d41ddaSRyan Mallon 	/* Enable ethernet power */
54b8d41ddaSRyan Mallon 	pca953x_set_val(0x28, IO_EXP_ETH_POWER, 0);
55b8d41ddaSRyan Mallon 
564535a24cSHeiko Schocher 	at91_phy_reset();
57b8d41ddaSRyan Mallon 
58b8d41ddaSRyan Mallon 	/* Bring the ethernet out of reset */
59b8d41ddaSRyan Mallon 	pca953x_set_val(0x28, IO_EXP_ETH_RESET, 1);
60b8d41ddaSRyan Mallon 
61b8d41ddaSRyan Mallon 	/* The phy internal reset take 21ms */
62b8d41ddaSRyan Mallon 	udelay(21 * 1000);
63b8d41ddaSRyan Mallon 
64b8d41ddaSRyan Mallon 	/* Re-enable pull-up */
65b8d41ddaSRyan Mallon 	writel(pin_to_mask(AT91_PIN_PA14) |
66b8d41ddaSRyan Mallon 	       pin_to_mask(AT91_PIN_PA15) |
67b8d41ddaSRyan Mallon 	       pin_to_mask(AT91_PIN_PA18),
68b8d41ddaSRyan Mallon 	       &pioa->puer);
69b8d41ddaSRyan Mallon 
70b8d41ddaSRyan Mallon 	at91_macb_hw_init();
71b8d41ddaSRyan Mallon }
72b8d41ddaSRyan Mallon 
nand_hw_init(void)73b8d41ddaSRyan Mallon static void nand_hw_init(void)
74b8d41ddaSRyan Mallon {
75b8d41ddaSRyan Mallon 	struct at91_smc *smc       = (struct at91_smc    *)ATMEL_BASE_SMC;
76b8d41ddaSRyan Mallon 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
77b8d41ddaSRyan Mallon 	unsigned long csa;
78b8d41ddaSRyan Mallon 
79b8d41ddaSRyan Mallon 	/* Enable CS3 as NAND/SmartMedia */
80b8d41ddaSRyan Mallon 	csa = readl(&matrix->ebicsa);
81b8d41ddaSRyan Mallon 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
82b8d41ddaSRyan Mallon 	writel(csa, &matrix->ebicsa);
83b8d41ddaSRyan Mallon 
84b8d41ddaSRyan Mallon 	/* Configure SMC CS3 for NAND/SmartMedia */
85b8d41ddaSRyan Mallon 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
86b8d41ddaSRyan Mallon 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
87b8d41ddaSRyan Mallon 	       &smc->cs[3].setup);
88b8d41ddaSRyan Mallon 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(4) |
89b8d41ddaSRyan Mallon 	       AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(4),
90b8d41ddaSRyan Mallon 	       &smc->cs[3].pulse);
91b8d41ddaSRyan Mallon 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
92b8d41ddaSRyan Mallon 	       &smc->cs[3].cycle);
93b8d41ddaSRyan Mallon 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
94b8d41ddaSRyan Mallon 	       AT91_SMC_MODE_EXNW_DISABLE |
95b8d41ddaSRyan Mallon 	       AT91_SMC_MODE_DBW_8 |
96b8d41ddaSRyan Mallon 	       AT91_SMC_MODE_TDF_CYCLE(3),
97b8d41ddaSRyan Mallon 	       &smc->cs[3].mode);
98b8d41ddaSRyan Mallon 
99b8d41ddaSRyan Mallon 	/* Configure RDY/BSY */
1001a1927f3SSimon Glass 	gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand_rdy");
1011a1927f3SSimon Glass 	gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
102b8d41ddaSRyan Mallon 
103b8d41ddaSRyan Mallon 	/* Enable NandFlash */
1041a1927f3SSimon Glass 	gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand_ce");
1051a1927f3SSimon Glass 	gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
106b8d41ddaSRyan Mallon }
107b8d41ddaSRyan Mallon 
board_init(void)108b8d41ddaSRyan Mallon int board_init(void)
109b8d41ddaSRyan Mallon {
11070341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOA);
11170341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOB);
11270341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOC);
113b8d41ddaSRyan Mallon 
114b8d41ddaSRyan Mallon 	/* The mach-type is the same for both Snapper 9260 and 9G20 */
115b8d41ddaSRyan Mallon 	gd->bd->bi_arch_number = MACH_TYPE_SNAPPER_9260;
116b8d41ddaSRyan Mallon 
117b8d41ddaSRyan Mallon 	/* Address of boot parameters */
118b8d41ddaSRyan Mallon 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
119b8d41ddaSRyan Mallon 
120b8d41ddaSRyan Mallon 	/* Initialise peripherals */
121b8d41ddaSRyan Mallon 	at91_seriald_hw_init();
122ea818dbbSHeiko Schocher 	i2c_set_bus_num(0);
123b8d41ddaSRyan Mallon 	nand_hw_init();
124b8d41ddaSRyan Mallon 	macb_hw_init();
125b8d41ddaSRyan Mallon 
126b8d41ddaSRyan Mallon 	return 0;
127b8d41ddaSRyan Mallon }
128b8d41ddaSRyan Mallon 
board_eth_init(bd_t * bis)129b8d41ddaSRyan Mallon int board_eth_init(bd_t *bis)
130b8d41ddaSRyan Mallon {
131b8d41ddaSRyan Mallon 	return macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x1f);
132b8d41ddaSRyan Mallon }
133b8d41ddaSRyan Mallon 
dram_init(void)134b8d41ddaSRyan Mallon int dram_init(void)
135b8d41ddaSRyan Mallon {
136b8d41ddaSRyan Mallon 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
137b8d41ddaSRyan Mallon 				    CONFIG_SYS_SDRAM_SIZE);
138b8d41ddaSRyan Mallon 	return 0;
139b8d41ddaSRyan Mallon }
140b8d41ddaSRyan Mallon 
reset_phy(void)141b8d41ddaSRyan Mallon void reset_phy(void)
142b8d41ddaSRyan Mallon {
143b8d41ddaSRyan Mallon }
1441a1927f3SSimon Glass 
1451a1927f3SSimon Glass static struct atmel_serial_platdata at91sam9260_serial_plat = {
1461a1927f3SSimon Glass 	.base_addr = ATMEL_BASE_DBGU,
1471a1927f3SSimon Glass };
1481a1927f3SSimon Glass 
1491a1927f3SSimon Glass U_BOOT_DEVICE(at91sam9260_serial) = {
1501a1927f3SSimon Glass 	.name	= "serial_atmel",
1511a1927f3SSimon Glass 	.platdata = &at91sam9260_serial_plat,
1521a1927f3SSimon Glass };
153