1*c1393bb3SVeli-Pekka Peltola /* 2*c1393bb3SVeli-Pekka Peltola * Bluegiga APX4 Development Kit 3*c1393bb3SVeli-Pekka Peltola * 4*c1393bb3SVeli-Pekka Peltola * Copyright (C) 2012 Bluegiga Technologies Oy 5*c1393bb3SVeli-Pekka Peltola * 6*c1393bb3SVeli-Pekka Peltola * Authors: 7*c1393bb3SVeli-Pekka Peltola * Veli-Pekka Peltola <veli-pekka.peltola@bluegiga.com> 8*c1393bb3SVeli-Pekka Peltola * Lauri Hintsala <lauri.hintsala@bluegiga.com> 9*c1393bb3SVeli-Pekka Peltola * 10*c1393bb3SVeli-Pekka Peltola * Based on spl_boot.c: 11*c1393bb3SVeli-Pekka Peltola * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 12*c1393bb3SVeli-Pekka Peltola * on behalf of DENX Software Engineering GmbH 13*c1393bb3SVeli-Pekka Peltola * 14*c1393bb3SVeli-Pekka Peltola * See file CREDITS for list of people who contributed to this 15*c1393bb3SVeli-Pekka Peltola * project. 16*c1393bb3SVeli-Pekka Peltola * 17*c1393bb3SVeli-Pekka Peltola * This program is free software; you can redistribute it and/or 18*c1393bb3SVeli-Pekka Peltola * modify it under the terms of the GNU General Public License as 19*c1393bb3SVeli-Pekka Peltola * published by the Free Software Foundation; either version 2 of 20*c1393bb3SVeli-Pekka Peltola * the License, or (at your option) any later version. 21*c1393bb3SVeli-Pekka Peltola * 22*c1393bb3SVeli-Pekka Peltola * This program is distributed in the hope that it will be useful, 23*c1393bb3SVeli-Pekka Peltola * but WITHOUT ANY WARRANTY; without even the implied warranty of 24*c1393bb3SVeli-Pekka Peltola * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 25*c1393bb3SVeli-Pekka Peltola * GNU General Public License for more details. 26*c1393bb3SVeli-Pekka Peltola */ 27*c1393bb3SVeli-Pekka Peltola 28*c1393bb3SVeli-Pekka Peltola #include <common.h> 29*c1393bb3SVeli-Pekka Peltola #include <config.h> 30*c1393bb3SVeli-Pekka Peltola #include <asm/gpio.h> 31*c1393bb3SVeli-Pekka Peltola #include <asm/io.h> 32*c1393bb3SVeli-Pekka Peltola #include <asm/arch/iomux-mx28.h> 33*c1393bb3SVeli-Pekka Peltola #include <asm/arch/imx-regs.h> 34*c1393bb3SVeli-Pekka Peltola #include <asm/arch/sys_proto.h> 35*c1393bb3SVeli-Pekka Peltola 36*c1393bb3SVeli-Pekka Peltola #define MUX_CONFIG_SSP0 (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP) 37*c1393bb3SVeli-Pekka Peltola #define MUX_CONFIG_GPMI (MXS_PAD_3V3 | MXS_PAD_4MA | MXS_PAD_NOPULL) 38*c1393bb3SVeli-Pekka Peltola #define MUX_CONFIG_ENET (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP) 39*c1393bb3SVeli-Pekka Peltola #define MUX_CONFIG_EMI (MXS_PAD_3V3 | MXS_PAD_12MA | MXS_PAD_NOPULL) 40*c1393bb3SVeli-Pekka Peltola 41*c1393bb3SVeli-Pekka Peltola const iomux_cfg_t iomux_setup[] = { 42*c1393bb3SVeli-Pekka Peltola /* DUART */ 43*c1393bb3SVeli-Pekka Peltola MX28_PAD_PWM0__DUART_RX, 44*c1393bb3SVeli-Pekka Peltola MX28_PAD_PWM1__DUART_TX, 45*c1393bb3SVeli-Pekka Peltola 46*c1393bb3SVeli-Pekka Peltola /* LED */ 47*c1393bb3SVeli-Pekka Peltola MX28_PAD_PWM3__GPIO_3_28, 48*c1393bb3SVeli-Pekka Peltola 49*c1393bb3SVeli-Pekka Peltola /* MMC0 */ 50*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_DATA0__SSP0_D0 | MUX_CONFIG_SSP0, 51*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_DATA1__SSP0_D1 | MUX_CONFIG_SSP0, 52*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_DATA2__SSP0_D2 | MUX_CONFIG_SSP0, 53*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_DATA3__SSP0_D3 | MUX_CONFIG_SSP0, 54*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_CMD__SSP0_CMD | MUX_CONFIG_SSP0, 55*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT | 56*c1393bb3SVeli-Pekka Peltola (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_NOPULL), 57*c1393bb3SVeli-Pekka Peltola MX28_PAD_SSP0_SCK__SSP0_SCK | 58*c1393bb3SVeli-Pekka Peltola (MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_NOPULL), 59*c1393bb3SVeli-Pekka Peltola 60*c1393bb3SVeli-Pekka Peltola /* GPMI NAND */ 61*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D00__GPMI_D0 | MUX_CONFIG_GPMI, 62*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D01__GPMI_D1 | MUX_CONFIG_GPMI, 63*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D02__GPMI_D2 | MUX_CONFIG_GPMI, 64*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D03__GPMI_D3 | MUX_CONFIG_GPMI, 65*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D04__GPMI_D4 | MUX_CONFIG_GPMI, 66*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D05__GPMI_D5 | MUX_CONFIG_GPMI, 67*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D06__GPMI_D6 | MUX_CONFIG_GPMI, 68*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_D07__GPMI_D7 | MUX_CONFIG_GPMI, 69*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_CE0N__GPMI_CE0N | MUX_CONFIG_GPMI, 70*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_RDY0__GPMI_READY0 | MUX_CONFIG_GPMI, 71*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_RDN__GPMI_RDN | 72*c1393bb3SVeli-Pekka Peltola (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP), 73*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_WRN__GPMI_WRN | MUX_CONFIG_GPMI, 74*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_ALE__GPMI_ALE | MUX_CONFIG_GPMI, 75*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_CLE__GPMI_CLE | MUX_CONFIG_GPMI, 76*c1393bb3SVeli-Pekka Peltola MX28_PAD_GPMI_RESETN__GPMI_RESETN | MUX_CONFIG_GPMI, 77*c1393bb3SVeli-Pekka Peltola 78*c1393bb3SVeli-Pekka Peltola /* FEC0 */ 79*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_MDC__ENET0_MDC | MUX_CONFIG_ENET, 80*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_MDIO__ENET0_MDIO | MUX_CONFIG_ENET, 81*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_RX_EN__ENET0_RX_EN | MUX_CONFIG_ENET, 82*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_TX_EN__ENET0_TX_EN | MUX_CONFIG_ENET, 83*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_RXD0__ENET0_RXD0 | MUX_CONFIG_ENET, 84*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_RXD1__ENET0_RXD1 | MUX_CONFIG_ENET, 85*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_TXD0__ENET0_TXD0 | MUX_CONFIG_ENET, 86*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET0_TXD1__ENET0_TXD1 | MUX_CONFIG_ENET, 87*c1393bb3SVeli-Pekka Peltola MX28_PAD_ENET_CLK__CLKCTRL_ENET | MUX_CONFIG_ENET, 88*c1393bb3SVeli-Pekka Peltola 89*c1393bb3SVeli-Pekka Peltola /* I2C */ 90*c1393bb3SVeli-Pekka Peltola MX28_PAD_I2C0_SCL__I2C0_SCL, 91*c1393bb3SVeli-Pekka Peltola MX28_PAD_I2C0_SDA__I2C0_SDA, 92*c1393bb3SVeli-Pekka Peltola 93*c1393bb3SVeli-Pekka Peltola /* EMI */ 94*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D00__EMI_DATA0 | MUX_CONFIG_EMI, 95*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D01__EMI_DATA1 | MUX_CONFIG_EMI, 96*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D02__EMI_DATA2 | MUX_CONFIG_EMI, 97*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D03__EMI_DATA3 | MUX_CONFIG_EMI, 98*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D04__EMI_DATA4 | MUX_CONFIG_EMI, 99*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D05__EMI_DATA5 | MUX_CONFIG_EMI, 100*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D06__EMI_DATA6 | MUX_CONFIG_EMI, 101*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D07__EMI_DATA7 | MUX_CONFIG_EMI, 102*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D08__EMI_DATA8 | MUX_CONFIG_EMI, 103*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D09__EMI_DATA9 | MUX_CONFIG_EMI, 104*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D10__EMI_DATA10 | MUX_CONFIG_EMI, 105*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D11__EMI_DATA11 | MUX_CONFIG_EMI, 106*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D12__EMI_DATA12 | MUX_CONFIG_EMI, 107*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D13__EMI_DATA13 | MUX_CONFIG_EMI, 108*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D14__EMI_DATA14 | MUX_CONFIG_EMI, 109*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_D15__EMI_DATA15 | MUX_CONFIG_EMI, 110*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_ODT0__EMI_ODT0 | MUX_CONFIG_EMI, 111*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_DQM0__EMI_DQM0 | MUX_CONFIG_EMI, 112*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_ODT1__EMI_ODT1 | MUX_CONFIG_EMI, 113*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_DQM1__EMI_DQM1 | MUX_CONFIG_EMI, 114*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_DDR_OPEN_FB__EMI_DDR_OPEN_FEEDBACK | MUX_CONFIG_EMI, 115*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_CLK__EMI_CLK | MUX_CONFIG_EMI, 116*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_DQS0__EMI_DQS0 | MUX_CONFIG_EMI, 117*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_DQS1__EMI_DQS1 | MUX_CONFIG_EMI, 118*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_DDR_OPEN__EMI_DDR_OPEN | MUX_CONFIG_EMI, 119*c1393bb3SVeli-Pekka Peltola 120*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A00__EMI_ADDR0 | MUX_CONFIG_EMI, 121*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A01__EMI_ADDR1 | MUX_CONFIG_EMI, 122*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A02__EMI_ADDR2 | MUX_CONFIG_EMI, 123*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A03__EMI_ADDR3 | MUX_CONFIG_EMI, 124*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A04__EMI_ADDR4 | MUX_CONFIG_EMI, 125*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A05__EMI_ADDR5 | MUX_CONFIG_EMI, 126*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A06__EMI_ADDR6 | MUX_CONFIG_EMI, 127*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A07__EMI_ADDR7 | MUX_CONFIG_EMI, 128*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A08__EMI_ADDR8 | MUX_CONFIG_EMI, 129*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A09__EMI_ADDR9 | MUX_CONFIG_EMI, 130*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A10__EMI_ADDR10 | MUX_CONFIG_EMI, 131*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A11__EMI_ADDR11 | MUX_CONFIG_EMI, 132*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A12__EMI_ADDR12 | MUX_CONFIG_EMI, 133*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A13__EMI_ADDR13 | MUX_CONFIG_EMI, 134*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_A14__EMI_ADDR14 | MUX_CONFIG_EMI, 135*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_BA0__EMI_BA0 | MUX_CONFIG_EMI, 136*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_BA1__EMI_BA1 | MUX_CONFIG_EMI, 137*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_BA2__EMI_BA2 | MUX_CONFIG_EMI, 138*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_CASN__EMI_CASN | MUX_CONFIG_EMI, 139*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_RASN__EMI_RASN | MUX_CONFIG_EMI, 140*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_WEN__EMI_WEN | MUX_CONFIG_EMI, 141*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_CE0N__EMI_CE0N | MUX_CONFIG_EMI, 142*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_CE1N__EMI_CE1N | MUX_CONFIG_EMI, 143*c1393bb3SVeli-Pekka Peltola MX28_PAD_EMI_CKE__EMI_CKE | MUX_CONFIG_EMI, 144*c1393bb3SVeli-Pekka Peltola }; 145*c1393bb3SVeli-Pekka Peltola 146*c1393bb3SVeli-Pekka Peltola void board_init_ll(void) 147*c1393bb3SVeli-Pekka Peltola { 148*c1393bb3SVeli-Pekka Peltola mx28_common_spl_init(iomux_setup, ARRAY_SIZE(iomux_setup)); 149*c1393bb3SVeli-Pekka Peltola 150*c1393bb3SVeli-Pekka Peltola /* switch LED on */ 151*c1393bb3SVeli-Pekka Peltola gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0); 152*c1393bb3SVeli-Pekka Peltola } 153*c1393bb3SVeli-Pekka Peltola 154*c1393bb3SVeli-Pekka Peltola void mx28_adjust_memory_params(uint32_t *dram_vals) 155*c1393bb3SVeli-Pekka Peltola { 156*c1393bb3SVeli-Pekka Peltola /* 157*c1393bb3SVeli-Pekka Peltola * All address lines are routed from CPU to memory chip. 158*c1393bb3SVeli-Pekka Peltola * ADDR_PINS field is set to zero. 159*c1393bb3SVeli-Pekka Peltola */ 160*c1393bb3SVeli-Pekka Peltola dram_vals[0x74 >> 2] = 0x0f02000a; 161*c1393bb3SVeli-Pekka Peltola 162*c1393bb3SVeli-Pekka Peltola /* Used memory has 4 banks. EIGHT_BANK_MODE bit is disabled. */ 163*c1393bb3SVeli-Pekka Peltola dram_vals[0x7c >> 2] = 0x00000101; 164*c1393bb3SVeli-Pekka Peltola } 165