1*a2bc4321SGilles Gameiro /*
2*a2bc4321SGilles Gameiro * mux.c
3*a2bc4321SGilles Gameiro *
4*a2bc4321SGilles Gameiro * Copyright (c) 2012-2014 Birdland Audio - http://birdland.com/oem
5*a2bc4321SGilles Gameiro * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
6*a2bc4321SGilles Gameiro *
7*a2bc4321SGilles Gameiro * This program is free software; you can redistribute it and/or
8*a2bc4321SGilles Gameiro * modify it under the terms of the GNU General Public License as
9*a2bc4321SGilles Gameiro * published by the Free Software Foundation version 2.
10*a2bc4321SGilles Gameiro *
11*a2bc4321SGilles Gameiro * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*a2bc4321SGilles Gameiro * kind, whether express or implied; without even the implied warranty
13*a2bc4321SGilles Gameiro * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*a2bc4321SGilles Gameiro * GNU General Public License for more details.
15*a2bc4321SGilles Gameiro */
16*a2bc4321SGilles Gameiro
17*a2bc4321SGilles Gameiro #include <common.h>
18*a2bc4321SGilles Gameiro #include <asm/arch/sys_proto.h>
19*a2bc4321SGilles Gameiro #include <asm/arch/hardware.h>
20*a2bc4321SGilles Gameiro #include <asm/arch/mux.h>
21*a2bc4321SGilles Gameiro #include <asm/io.h>
22*a2bc4321SGilles Gameiro #include <i2c.h>
23*a2bc4321SGilles Gameiro #include "board.h"
24*a2bc4321SGilles Gameiro
25*a2bc4321SGilles Gameiro static struct module_pin_mux uart0_pin_mux[] = {
26*a2bc4321SGilles Gameiro {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
27*a2bc4321SGilles Gameiro {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
28*a2bc4321SGilles Gameiro {-1},
29*a2bc4321SGilles Gameiro };
30*a2bc4321SGilles Gameiro
31*a2bc4321SGilles Gameiro static struct module_pin_mux uart1_pin_mux[] = {
32*a2bc4321SGilles Gameiro {OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART1_RXD */
33*a2bc4321SGilles Gameiro {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)}, /* UART1_TXD */
34*a2bc4321SGilles Gameiro {-1},
35*a2bc4321SGilles Gameiro };
36*a2bc4321SGilles Gameiro
37*a2bc4321SGilles Gameiro static struct module_pin_mux uart2_pin_mux[] = {
38*a2bc4321SGilles Gameiro {OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART2_RXD */
39*a2bc4321SGilles Gameiro {OFFSET(spi0_d0), (MODE(1) | PULLUDEN)}, /* UART2_TXD */
40*a2bc4321SGilles Gameiro {-1},
41*a2bc4321SGilles Gameiro };
42*a2bc4321SGilles Gameiro
43*a2bc4321SGilles Gameiro static struct module_pin_mux uart3_pin_mux[] = {
44*a2bc4321SGilles Gameiro {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */
45*a2bc4321SGilles Gameiro {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */
46*a2bc4321SGilles Gameiro {-1},
47*a2bc4321SGilles Gameiro };
48*a2bc4321SGilles Gameiro
49*a2bc4321SGilles Gameiro static struct module_pin_mux uart4_pin_mux[] = {
50*a2bc4321SGilles Gameiro {OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)}, /* UART4_RXD */
51*a2bc4321SGilles Gameiro {OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)}, /* UART4_TXD */
52*a2bc4321SGilles Gameiro {-1},
53*a2bc4321SGilles Gameiro };
54*a2bc4321SGilles Gameiro
55*a2bc4321SGilles Gameiro static struct module_pin_mux uart5_pin_mux[] = {
56*a2bc4321SGilles Gameiro {OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)}, /* UART5_RXD */
57*a2bc4321SGilles Gameiro {OFFSET(lcd_data8), (MODE(4) | PULLUDEN)}, /* UART5_TXD */
58*a2bc4321SGilles Gameiro {-1},
59*a2bc4321SGilles Gameiro };
60*a2bc4321SGilles Gameiro
61*a2bc4321SGilles Gameiro static struct module_pin_mux mmc0_pin_mux[] = {
62*a2bc4321SGilles Gameiro {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
63*a2bc4321SGilles Gameiro {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
64*a2bc4321SGilles Gameiro {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
65*a2bc4321SGilles Gameiro {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
66*a2bc4321SGilles Gameiro {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
67*a2bc4321SGilles Gameiro {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
68*a2bc4321SGilles Gameiro {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */
69*a2bc4321SGilles Gameiro {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
70*a2bc4321SGilles Gameiro {-1},
71*a2bc4321SGilles Gameiro };
72*a2bc4321SGilles Gameiro
73*a2bc4321SGilles Gameiro static struct module_pin_mux mmc1_pin_mux[] = {
74*a2bc4321SGilles Gameiro {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
75*a2bc4321SGilles Gameiro {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
76*a2bc4321SGilles Gameiro {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
77*a2bc4321SGilles Gameiro {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
78*a2bc4321SGilles Gameiro {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */
79*a2bc4321SGilles Gameiro {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
80*a2bc4321SGilles Gameiro {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */
81*a2bc4321SGilles Gameiro {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)},/* MMC1_CD */
82*a2bc4321SGilles Gameiro {-1},
83*a2bc4321SGilles Gameiro };
84*a2bc4321SGilles Gameiro
85*a2bc4321SGilles Gameiro static struct module_pin_mux i2c0_pin_mux[] = {
86*a2bc4321SGilles Gameiro {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
87*a2bc4321SGilles Gameiro PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
88*a2bc4321SGilles Gameiro {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
89*a2bc4321SGilles Gameiro PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
90*a2bc4321SGilles Gameiro {-1},
91*a2bc4321SGilles Gameiro };
92*a2bc4321SGilles Gameiro
93*a2bc4321SGilles Gameiro static struct module_pin_mux i2c1_pin_mux[] = {
94*a2bc4321SGilles Gameiro {OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
95*a2bc4321SGilles Gameiro PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
96*a2bc4321SGilles Gameiro {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
97*a2bc4321SGilles Gameiro PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
98*a2bc4321SGilles Gameiro {-1},
99*a2bc4321SGilles Gameiro };
100*a2bc4321SGilles Gameiro
101*a2bc4321SGilles Gameiro static struct module_pin_mux rgmii1_pin_mux[] = {
102*a2bc4321SGilles Gameiro {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
103*a2bc4321SGilles Gameiro {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
104*a2bc4321SGilles Gameiro {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
105*a2bc4321SGilles Gameiro {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
106*a2bc4321SGilles Gameiro {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
107*a2bc4321SGilles Gameiro {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
108*a2bc4321SGilles Gameiro {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
109*a2bc4321SGilles Gameiro {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
110*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
111*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
112*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
113*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
114*a2bc4321SGilles Gameiro {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
115*a2bc4321SGilles Gameiro {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
116*a2bc4321SGilles Gameiro {-1},
117*a2bc4321SGilles Gameiro };
118*a2bc4321SGilles Gameiro
119*a2bc4321SGilles Gameiro static struct module_pin_mux mii1_pin_mux[] = {
120*a2bc4321SGilles Gameiro {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
121*a2bc4321SGilles Gameiro {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
122*a2bc4321SGilles Gameiro {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
123*a2bc4321SGilles Gameiro {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
124*a2bc4321SGilles Gameiro {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
125*a2bc4321SGilles Gameiro {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
126*a2bc4321SGilles Gameiro {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
127*a2bc4321SGilles Gameiro {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
128*a2bc4321SGilles Gameiro {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
129*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
130*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
131*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
132*a2bc4321SGilles Gameiro {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
133*a2bc4321SGilles Gameiro {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
134*a2bc4321SGilles Gameiro {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
135*a2bc4321SGilles Gameiro {-1},
136*a2bc4321SGilles Gameiro };
137*a2bc4321SGilles Gameiro
138*a2bc4321SGilles Gameiro
enable_uart0_pin_mux(void)139*a2bc4321SGilles Gameiro void enable_uart0_pin_mux(void)
140*a2bc4321SGilles Gameiro {
141*a2bc4321SGilles Gameiro configure_module_pin_mux(uart0_pin_mux);
142*a2bc4321SGilles Gameiro }
143*a2bc4321SGilles Gameiro
enable_uart1_pin_mux(void)144*a2bc4321SGilles Gameiro void enable_uart1_pin_mux(void)
145*a2bc4321SGilles Gameiro {
146*a2bc4321SGilles Gameiro configure_module_pin_mux(uart1_pin_mux);
147*a2bc4321SGilles Gameiro }
148*a2bc4321SGilles Gameiro
enable_uart2_pin_mux(void)149*a2bc4321SGilles Gameiro void enable_uart2_pin_mux(void)
150*a2bc4321SGilles Gameiro {
151*a2bc4321SGilles Gameiro configure_module_pin_mux(uart2_pin_mux);
152*a2bc4321SGilles Gameiro }
153*a2bc4321SGilles Gameiro
enable_uart3_pin_mux(void)154*a2bc4321SGilles Gameiro void enable_uart3_pin_mux(void)
155*a2bc4321SGilles Gameiro {
156*a2bc4321SGilles Gameiro configure_module_pin_mux(uart3_pin_mux);
157*a2bc4321SGilles Gameiro }
158*a2bc4321SGilles Gameiro
enable_uart4_pin_mux(void)159*a2bc4321SGilles Gameiro void enable_uart4_pin_mux(void)
160*a2bc4321SGilles Gameiro {
161*a2bc4321SGilles Gameiro configure_module_pin_mux(uart4_pin_mux);
162*a2bc4321SGilles Gameiro }
163*a2bc4321SGilles Gameiro
enable_uart5_pin_mux(void)164*a2bc4321SGilles Gameiro void enable_uart5_pin_mux(void)
165*a2bc4321SGilles Gameiro {
166*a2bc4321SGilles Gameiro configure_module_pin_mux(uart5_pin_mux);
167*a2bc4321SGilles Gameiro }
168*a2bc4321SGilles Gameiro
enable_i2c0_pin_mux(void)169*a2bc4321SGilles Gameiro void enable_i2c0_pin_mux(void)
170*a2bc4321SGilles Gameiro {
171*a2bc4321SGilles Gameiro configure_module_pin_mux(i2c0_pin_mux);
172*a2bc4321SGilles Gameiro }
173*a2bc4321SGilles Gameiro
174*a2bc4321SGilles Gameiro
175*a2bc4321SGilles Gameiro /* CPLD registers */
176*a2bc4321SGilles Gameiro #define I2C_CPLD_ADDR 0x35
177*a2bc4321SGilles Gameiro #define CFG_REG 0x10
178*a2bc4321SGilles Gameiro
179*a2bc4321SGilles Gameiro
enable_board_pin_mux(enum board_type board)180*a2bc4321SGilles Gameiro void enable_board_pin_mux(enum board_type board)
181*a2bc4321SGilles Gameiro {
182*a2bc4321SGilles Gameiro configure_module_pin_mux(i2c1_pin_mux);
183*a2bc4321SGilles Gameiro if (board == BAV335A)
184*a2bc4321SGilles Gameiro configure_module_pin_mux(mii1_pin_mux); /* MII Mode: 10/100MB */
185*a2bc4321SGilles Gameiro else
186*a2bc4321SGilles Gameiro configure_module_pin_mux(rgmii1_pin_mux); /* RGMII Mode: GB */
187*a2bc4321SGilles Gameiro
188*a2bc4321SGilles Gameiro configure_module_pin_mux(mmc0_pin_mux);
189*a2bc4321SGilles Gameiro configure_module_pin_mux(mmc1_pin_mux);
190*a2bc4321SGilles Gameiro }
191