1*c2cde27dSStefan Roese /* 2*c2cde27dSStefan Roese * Copyright (C) 2013 Stefan Roese <sr@denx.de> 3*c2cde27dSStefan Roese * 4*c2cde27dSStefan Roese * SPDX-License-Identifier: GPL-2.0+ 5*c2cde27dSStefan Roese */ 6*c2cde27dSStefan Roese 7*c2cde27dSStefan Roese #include <common.h> 8*c2cde27dSStefan Roese #include <asm/io.h> 9*c2cde27dSStefan Roese #include <asm/arch/clock.h> 10*c2cde27dSStefan Roese #include <asm/arch/imx-regs.h> 11*c2cde27dSStefan Roese #include <asm/arch/iomux.h> 12*c2cde27dSStefan Roese #include <asm/arch/mx6q_pins.h> 13*c2cde27dSStefan Roese #include <asm/arch/crm_regs.h> 14*c2cde27dSStefan Roese #include <asm/arch/sys_proto.h> 15*c2cde27dSStefan Roese #include <asm/gpio.h> 16*c2cde27dSStefan Roese #include <asm/imx-common/iomux-v3.h> 17*c2cde27dSStefan Roese #include <asm/imx-common/mxc_i2c.h> 18*c2cde27dSStefan Roese #include <asm/imx-common/boot_mode.h> 19*c2cde27dSStefan Roese #include <mmc.h> 20*c2cde27dSStefan Roese #include <fsl_esdhc.h> 21*c2cde27dSStefan Roese #include <micrel.h> 22*c2cde27dSStefan Roese #include <miiphy.h> 23*c2cde27dSStefan Roese #include <netdev.h> 24*c2cde27dSStefan Roese 25*c2cde27dSStefan Roese DECLARE_GLOBAL_DATA_PTR; 26*c2cde27dSStefan Roese 27*c2cde27dSStefan Roese #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 28*c2cde27dSStefan Roese PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS) 29*c2cde27dSStefan Roese 30*c2cde27dSStefan Roese #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \ 31*c2cde27dSStefan Roese PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS) 32*c2cde27dSStefan Roese 33*c2cde27dSStefan Roese #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 34*c2cde27dSStefan Roese PAD_CTL_DSE_40ohm | PAD_CTL_HYS) 35*c2cde27dSStefan Roese 36*c2cde27dSStefan Roese #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 37*c2cde27dSStefan Roese PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \ 38*c2cde27dSStefan Roese PAD_CTL_ODE | PAD_CTL_SRE_FAST) 39*c2cde27dSStefan Roese 40*c2cde27dSStefan Roese int dram_init(void) 41*c2cde27dSStefan Roese { 42*c2cde27dSStefan Roese gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE); 43*c2cde27dSStefan Roese 44*c2cde27dSStefan Roese return 0; 45*c2cde27dSStefan Roese } 46*c2cde27dSStefan Roese 47*c2cde27dSStefan Roese iomux_v3_cfg_t const uart1_pads[] = { 48*c2cde27dSStefan Roese MX6_PAD_SD3_DAT6__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL), 49*c2cde27dSStefan Roese MX6_PAD_SD3_DAT7__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL), 50*c2cde27dSStefan Roese }; 51*c2cde27dSStefan Roese 52*c2cde27dSStefan Roese iomux_v3_cfg_t const uart2_pads[] = { 53*c2cde27dSStefan Roese MX6_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL), 54*c2cde27dSStefan Roese MX6_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL), 55*c2cde27dSStefan Roese }; 56*c2cde27dSStefan Roese 57*c2cde27dSStefan Roese iomux_v3_cfg_t const uart4_pads[] = { 58*c2cde27dSStefan Roese MX6_PAD_CSI0_DAT12__UART4_TXD | MUX_PAD_CTRL(UART_PAD_CTRL), 59*c2cde27dSStefan Roese MX6_PAD_CSI0_DAT13__UART4_RXD | MUX_PAD_CTRL(UART_PAD_CTRL), 60*c2cde27dSStefan Roese }; 61*c2cde27dSStefan Roese 62*c2cde27dSStefan Roese #define PC MUX_PAD_CTRL(I2C_PAD_CTRL) 63*c2cde27dSStefan Roese 64*c2cde27dSStefan Roese struct i2c_pads_info i2c_pad_info0 = { 65*c2cde27dSStefan Roese .scl = { 66*c2cde27dSStefan Roese .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC, 67*c2cde27dSStefan Roese .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO_5_27 | PC, 68*c2cde27dSStefan Roese .gp = IMX_GPIO_NR(5, 27) 69*c2cde27dSStefan Roese }, 70*c2cde27dSStefan Roese .sda = { 71*c2cde27dSStefan Roese .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC, 72*c2cde27dSStefan Roese .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO_5_26 | PC, 73*c2cde27dSStefan Roese .gp = IMX_GPIO_NR(5, 26) 74*c2cde27dSStefan Roese } 75*c2cde27dSStefan Roese }; 76*c2cde27dSStefan Roese 77*c2cde27dSStefan Roese struct i2c_pads_info i2c_pad_info2 = { 78*c2cde27dSStefan Roese .scl = { 79*c2cde27dSStefan Roese .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC, 80*c2cde27dSStefan Roese .gpio_mode = MX6_PAD_GPIO_3__GPIO_1_3 | PC, 81*c2cde27dSStefan Roese .gp = IMX_GPIO_NR(1, 3) 82*c2cde27dSStefan Roese }, 83*c2cde27dSStefan Roese .sda = { 84*c2cde27dSStefan Roese .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC, 85*c2cde27dSStefan Roese .gpio_mode = MX6_PAD_GPIO_16__GPIO_7_11 | PC, 86*c2cde27dSStefan Roese .gp = IMX_GPIO_NR(7, 11) 87*c2cde27dSStefan Roese } 88*c2cde27dSStefan Roese }; 89*c2cde27dSStefan Roese 90*c2cde27dSStefan Roese iomux_v3_cfg_t const usdhc3_pads[] = { 91*c2cde27dSStefan Roese MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 92*c2cde27dSStefan Roese MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 93*c2cde27dSStefan Roese MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 94*c2cde27dSStefan Roese MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 95*c2cde27dSStefan Roese MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 96*c2cde27dSStefan Roese MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 97*c2cde27dSStefan Roese MX6_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */ 98*c2cde27dSStefan Roese }; 99*c2cde27dSStefan Roese 100*c2cde27dSStefan Roese iomux_v3_cfg_t const enet_pads1[] = { 101*c2cde27dSStefan Roese MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL), 102*c2cde27dSStefan Roese MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL), 103*c2cde27dSStefan Roese MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL), 104*c2cde27dSStefan Roese MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 105*c2cde27dSStefan Roese MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 106*c2cde27dSStefan Roese MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL), 107*c2cde27dSStefan Roese MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL), 108*c2cde27dSStefan Roese MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL), 109*c2cde27dSStefan Roese MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL), 110*c2cde27dSStefan Roese /* pin 35 - 1 (PHY_AD2) on reset */ 111*c2cde27dSStefan Roese MX6_PAD_RGMII_RXC__GPIO_6_30 | MUX_PAD_CTRL(NO_PAD_CTRL), 112*c2cde27dSStefan Roese /* pin 32 - 1 - (MODE0) all */ 113*c2cde27dSStefan Roese MX6_PAD_RGMII_RD0__GPIO_6_25 | MUX_PAD_CTRL(NO_PAD_CTRL), 114*c2cde27dSStefan Roese /* pin 31 - 1 - (MODE1) all */ 115*c2cde27dSStefan Roese MX6_PAD_RGMII_RD1__GPIO_6_27 | MUX_PAD_CTRL(NO_PAD_CTRL), 116*c2cde27dSStefan Roese /* pin 28 - 1 - (MODE2) all */ 117*c2cde27dSStefan Roese MX6_PAD_RGMII_RD2__GPIO_6_28 | MUX_PAD_CTRL(NO_PAD_CTRL), 118*c2cde27dSStefan Roese /* pin 27 - 1 - (MODE3) all */ 119*c2cde27dSStefan Roese MX6_PAD_RGMII_RD3__GPIO_6_29 | MUX_PAD_CTRL(NO_PAD_CTRL), 120*c2cde27dSStefan Roese /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */ 121*c2cde27dSStefan Roese MX6_PAD_RGMII_RX_CTL__GPIO_6_24 | MUX_PAD_CTRL(NO_PAD_CTRL), 122*c2cde27dSStefan Roese /* pin 42 PHY nRST */ 123*c2cde27dSStefan Roese MX6_PAD_EIM_D23__GPIO_3_23 | MUX_PAD_CTRL(NO_PAD_CTRL), 124*c2cde27dSStefan Roese }; 125*c2cde27dSStefan Roese 126*c2cde27dSStefan Roese iomux_v3_cfg_t const enet_pads2[] = { 127*c2cde27dSStefan Roese MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL), 128*c2cde27dSStefan Roese MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 129*c2cde27dSStefan Roese MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 130*c2cde27dSStefan Roese MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL), 131*c2cde27dSStefan Roese MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL), 132*c2cde27dSStefan Roese MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL), 133*c2cde27dSStefan Roese }; 134*c2cde27dSStefan Roese 135*c2cde27dSStefan Roese iomux_v3_cfg_t nfc_pads[] = { 136*c2cde27dSStefan Roese MX6_PAD_NANDF_CLE__RAWNAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL), 137*c2cde27dSStefan Roese MX6_PAD_NANDF_ALE__RAWNAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL), 138*c2cde27dSStefan Roese MX6_PAD_NANDF_WP_B__RAWNAND_RESETN | MUX_PAD_CTRL(NO_PAD_CTRL), 139*c2cde27dSStefan Roese MX6_PAD_NANDF_RB0__RAWNAND_READY0 | MUX_PAD_CTRL(NO_PAD_CTRL), 140*c2cde27dSStefan Roese MX6_PAD_NANDF_CS0__RAWNAND_CE0N | MUX_PAD_CTRL(NO_PAD_CTRL), 141*c2cde27dSStefan Roese MX6_PAD_NANDF_CS1__RAWNAND_CE1N | MUX_PAD_CTRL(NO_PAD_CTRL), 142*c2cde27dSStefan Roese MX6_PAD_NANDF_CS2__RAWNAND_CE2N | MUX_PAD_CTRL(NO_PAD_CTRL), 143*c2cde27dSStefan Roese MX6_PAD_NANDF_CS3__RAWNAND_CE3N | MUX_PAD_CTRL(NO_PAD_CTRL), 144*c2cde27dSStefan Roese MX6_PAD_SD4_CMD__RAWNAND_RDN | MUX_PAD_CTRL(NO_PAD_CTRL), 145*c2cde27dSStefan Roese MX6_PAD_SD4_CLK__RAWNAND_WRN | MUX_PAD_CTRL(NO_PAD_CTRL), 146*c2cde27dSStefan Roese MX6_PAD_NANDF_D0__RAWNAND_D0 | MUX_PAD_CTRL(NO_PAD_CTRL), 147*c2cde27dSStefan Roese MX6_PAD_NANDF_D1__RAWNAND_D1 | MUX_PAD_CTRL(NO_PAD_CTRL), 148*c2cde27dSStefan Roese MX6_PAD_NANDF_D2__RAWNAND_D2 | MUX_PAD_CTRL(NO_PAD_CTRL), 149*c2cde27dSStefan Roese MX6_PAD_NANDF_D3__RAWNAND_D3 | MUX_PAD_CTRL(NO_PAD_CTRL), 150*c2cde27dSStefan Roese MX6_PAD_NANDF_D4__RAWNAND_D4 | MUX_PAD_CTRL(NO_PAD_CTRL), 151*c2cde27dSStefan Roese MX6_PAD_NANDF_D5__RAWNAND_D5 | MUX_PAD_CTRL(NO_PAD_CTRL), 152*c2cde27dSStefan Roese MX6_PAD_NANDF_D6__RAWNAND_D6 | MUX_PAD_CTRL(NO_PAD_CTRL), 153*c2cde27dSStefan Roese MX6_PAD_NANDF_D7__RAWNAND_D7 | MUX_PAD_CTRL(NO_PAD_CTRL), 154*c2cde27dSStefan Roese MX6_PAD_SD4_DAT0__RAWNAND_DQS | MUX_PAD_CTRL(NO_PAD_CTRL), 155*c2cde27dSStefan Roese }; 156*c2cde27dSStefan Roese 157*c2cde27dSStefan Roese static void setup_gpmi_nand(void) 158*c2cde27dSStefan Roese { 159*c2cde27dSStefan Roese struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; 160*c2cde27dSStefan Roese 161*c2cde27dSStefan Roese /* config gpmi nand iomux */ 162*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(nfc_pads, 163*c2cde27dSStefan Roese ARRAY_SIZE(nfc_pads)); 164*c2cde27dSStefan Roese 165*c2cde27dSStefan Roese /* config gpmi and bch clock to 100 MHz */ 166*c2cde27dSStefan Roese clrsetbits_le32(&mxc_ccm->cs2cdr, 167*c2cde27dSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK | 168*c2cde27dSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK | 169*c2cde27dSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK, 170*c2cde27dSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) | 171*c2cde27dSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) | 172*c2cde27dSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_SEL(3)); 173*c2cde27dSStefan Roese 174*c2cde27dSStefan Roese /* enable gpmi and bch clock gating */ 175*c2cde27dSStefan Roese setbits_le32(&mxc_ccm->CCGR4, 176*c2cde27dSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK | 177*c2cde27dSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK | 178*c2cde27dSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK | 179*c2cde27dSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK | 180*c2cde27dSStefan Roese MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET); 181*c2cde27dSStefan Roese 182*c2cde27dSStefan Roese /* enable apbh clock gating */ 183*c2cde27dSStefan Roese setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK); 184*c2cde27dSStefan Roese } 185*c2cde27dSStefan Roese 186*c2cde27dSStefan Roese static void setup_iomux_enet(void) 187*c2cde27dSStefan Roese { 188*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(3, 23), 0); 189*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(6, 30), 1); 190*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(6, 25), 1); 191*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(6, 27), 1); 192*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(6, 28), 1); 193*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(6, 29), 1); 194*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1)); 195*c2cde27dSStefan Roese gpio_direction_output(IMX_GPIO_NR(6, 24), 1); 196*c2cde27dSStefan Roese 197*c2cde27dSStefan Roese /* Need delay 10ms according to KSZ9021 spec */ 198*c2cde27dSStefan Roese udelay(1000 * 10); 199*c2cde27dSStefan Roese gpio_set_value(IMX_GPIO_NR(3, 23), 1); 200*c2cde27dSStefan Roese 201*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2)); 202*c2cde27dSStefan Roese } 203*c2cde27dSStefan Roese 204*c2cde27dSStefan Roese static void setup_iomux_uart(void) 205*c2cde27dSStefan Roese { 206*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads)); 207*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads)); 208*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads)); 209*c2cde27dSStefan Roese } 210*c2cde27dSStefan Roese 211*c2cde27dSStefan Roese #ifdef CONFIG_USB_EHCI_MX6 212*c2cde27dSStefan Roese int board_ehci_hcd_init(int port) 213*c2cde27dSStefan Roese { 214*c2cde27dSStefan Roese return 0; 215*c2cde27dSStefan Roese } 216*c2cde27dSStefan Roese 217*c2cde27dSStefan Roese #endif 218*c2cde27dSStefan Roese 219*c2cde27dSStefan Roese #ifdef CONFIG_FSL_ESDHC 220*c2cde27dSStefan Roese struct fsl_esdhc_cfg usdhc_cfg[1] = { 221*c2cde27dSStefan Roese { USDHC3_BASE_ADDR }, 222*c2cde27dSStefan Roese }; 223*c2cde27dSStefan Roese 224*c2cde27dSStefan Roese int board_mmc_getcd(struct mmc *mmc) 225*c2cde27dSStefan Roese { 226*c2cde27dSStefan Roese struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 227*c2cde27dSStefan Roese 228*c2cde27dSStefan Roese if (cfg->esdhc_base == USDHC3_BASE_ADDR) { 229*c2cde27dSStefan Roese gpio_direction_input(IMX_GPIO_NR(7, 0)); 230*c2cde27dSStefan Roese return !gpio_get_value(IMX_GPIO_NR(7, 0)); 231*c2cde27dSStefan Roese } 232*c2cde27dSStefan Roese 233*c2cde27dSStefan Roese return 0; 234*c2cde27dSStefan Roese } 235*c2cde27dSStefan Roese 236*c2cde27dSStefan Roese int board_mmc_init(bd_t *bis) 237*c2cde27dSStefan Roese { 238*c2cde27dSStefan Roese /* 239*c2cde27dSStefan Roese * Only one USDHC controller on titianium 240*c2cde27dSStefan Roese */ 241*c2cde27dSStefan Roese imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); 242*c2cde27dSStefan Roese usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); 243*c2cde27dSStefan Roese 244*c2cde27dSStefan Roese return fsl_esdhc_initialize(bis, &usdhc_cfg[0]); 245*c2cde27dSStefan Roese } 246*c2cde27dSStefan Roese #endif 247*c2cde27dSStefan Roese 248*c2cde27dSStefan Roese int board_phy_config(struct phy_device *phydev) 249*c2cde27dSStefan Roese { 250*c2cde27dSStefan Roese /* min rx data delay */ 251*c2cde27dSStefan Roese ksz9021_phy_extended_write(phydev, 252*c2cde27dSStefan Roese MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0); 253*c2cde27dSStefan Roese /* min tx data delay */ 254*c2cde27dSStefan Roese ksz9021_phy_extended_write(phydev, 255*c2cde27dSStefan Roese MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0); 256*c2cde27dSStefan Roese /* max rx/tx clock delay, min rx/tx control */ 257*c2cde27dSStefan Roese ksz9021_phy_extended_write(phydev, 258*c2cde27dSStefan Roese MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0); 259*c2cde27dSStefan Roese if (phydev->drv->config) 260*c2cde27dSStefan Roese phydev->drv->config(phydev); 261*c2cde27dSStefan Roese 262*c2cde27dSStefan Roese return 0; 263*c2cde27dSStefan Roese } 264*c2cde27dSStefan Roese 265*c2cde27dSStefan Roese int board_eth_init(bd_t *bis) 266*c2cde27dSStefan Roese { 267*c2cde27dSStefan Roese int ret; 268*c2cde27dSStefan Roese 269*c2cde27dSStefan Roese setup_iomux_enet(); 270*c2cde27dSStefan Roese 271*c2cde27dSStefan Roese ret = cpu_eth_init(bis); 272*c2cde27dSStefan Roese if (ret) 273*c2cde27dSStefan Roese printf("FEC MXC: %s:failed\n", __func__); 274*c2cde27dSStefan Roese 275*c2cde27dSStefan Roese return ret; 276*c2cde27dSStefan Roese } 277*c2cde27dSStefan Roese 278*c2cde27dSStefan Roese int board_early_init_f(void) 279*c2cde27dSStefan Roese { 280*c2cde27dSStefan Roese setup_iomux_uart(); 281*c2cde27dSStefan Roese 282*c2cde27dSStefan Roese return 0; 283*c2cde27dSStefan Roese } 284*c2cde27dSStefan Roese 285*c2cde27dSStefan Roese int board_init(void) 286*c2cde27dSStefan Roese { 287*c2cde27dSStefan Roese /* address of boot parameters */ 288*c2cde27dSStefan Roese gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; 289*c2cde27dSStefan Roese 290*c2cde27dSStefan Roese setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0); 291*c2cde27dSStefan Roese setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2); 292*c2cde27dSStefan Roese 293*c2cde27dSStefan Roese setup_gpmi_nand(); 294*c2cde27dSStefan Roese 295*c2cde27dSStefan Roese return 0; 296*c2cde27dSStefan Roese } 297*c2cde27dSStefan Roese 298*c2cde27dSStefan Roese int checkboard(void) 299*c2cde27dSStefan Roese { 300*c2cde27dSStefan Roese puts("Board: Titanium\n"); 301*c2cde27dSStefan Roese 302*c2cde27dSStefan Roese return 0; 303*c2cde27dSStefan Roese } 304*c2cde27dSStefan Roese 305*c2cde27dSStefan Roese #ifdef CONFIG_CMD_BMODE 306*c2cde27dSStefan Roese static const struct boot_mode board_boot_modes[] = { 307*c2cde27dSStefan Roese /* NAND */ 308*c2cde27dSStefan Roese { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) }, 309*c2cde27dSStefan Roese /* 4 bit bus width */ 310*c2cde27dSStefan Roese { "mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00) }, 311*c2cde27dSStefan Roese { "mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00) }, 312*c2cde27dSStefan Roese { NULL, 0 }, 313*c2cde27dSStefan Roese }; 314*c2cde27dSStefan Roese #endif 315*c2cde27dSStefan Roese 316*c2cde27dSStefan Roese int misc_init_r(void) 317*c2cde27dSStefan Roese { 318*c2cde27dSStefan Roese #ifdef CONFIG_CMD_BMODE 319*c2cde27dSStefan Roese add_board_boot_modes(board_boot_modes); 320*c2cde27dSStefan Roese #endif 321*c2cde27dSStefan Roese 322*c2cde27dSStefan Roese return 0; 323*c2cde27dSStefan Roese } 324