xref: /rk3399_rockchip-uboot/board/atmel/sama5d4ek/sama5d4ek.c (revision 31f8d39e2a6711b44ef6ec5fc1923f67ddbf1de5)
1927b901bSBo Shen /*
2927b901bSBo Shen  * Copyright (C) 2014 Atmel
3927b901bSBo Shen  *		      Bo Shen <voice.shen@atmel.com>
4927b901bSBo Shen  *
5927b901bSBo Shen  * SPDX-License-Identifier:	GPL-2.0+
6927b901bSBo Shen  */
7927b901bSBo Shen 
8927b901bSBo Shen #include <common.h>
9927b901bSBo Shen #include <asm/io.h>
10927b901bSBo Shen #include <asm/arch/at91_common.h>
11927b901bSBo Shen #include <asm/arch/at91_rstc.h>
125a4c9c22SBo Shen #include <asm/arch/atmel_mpddrc.h>
13927b901bSBo Shen #include <asm/arch/gpio.h>
14927b901bSBo Shen #include <asm/arch/clk.h>
15927b901bSBo Shen #include <asm/arch/sama5d3_smc.h>
16927b901bSBo Shen #include <asm/arch/sama5d4.h>
17f8009a7aSBo Shen #include <atmel_hlcdc.h>
1822e10be4SWenyou Yang #include <debug_uart.h>
19927b901bSBo Shen #include <lcd.h>
20927b901bSBo Shen #include <nand.h>
2102fc64d1SWu, Josh #include <version.h>
22927b901bSBo Shen 
23927b901bSBo Shen DECLARE_GLOBAL_DATA_PTR;
24927b901bSBo Shen 
25927b901bSBo Shen #ifdef CONFIG_NAND_ATMEL
sama5d4ek_nand_hw_init(void)26927b901bSBo Shen static void sama5d4ek_nand_hw_init(void)
27927b901bSBo Shen {
28927b901bSBo Shen 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
29927b901bSBo Shen 
30927b901bSBo Shen 	at91_periph_clk_enable(ATMEL_ID_SMC);
31927b901bSBo Shen 
32927b901bSBo Shen 	/* Configure SMC CS3 for NAND */
33927b901bSBo Shen 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
34927b901bSBo Shen 	       AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
35927b901bSBo Shen 	       &smc->cs[3].setup);
36927b901bSBo Shen 	writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
37927b901bSBo Shen 	       AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
38927b901bSBo Shen 	       &smc->cs[3].pulse);
39927b901bSBo Shen 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
40927b901bSBo Shen 	       &smc->cs[3].cycle);
41927b901bSBo Shen 	writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
42927b901bSBo Shen 	       AT91_SMC_TIMINGS_TAR(2)  | AT91_SMC_TIMINGS_TRR(3)   |
43927b901bSBo Shen 	       AT91_SMC_TIMINGS_TWB(7)  | AT91_SMC_TIMINGS_RBNSEL(3)|
44927b901bSBo Shen 	       AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
45927b901bSBo Shen 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
46927b901bSBo Shen 	       AT91_SMC_MODE_EXNW_DISABLE |
47927b901bSBo Shen 	       AT91_SMC_MODE_DBW_8 |
48927b901bSBo Shen 	       AT91_SMC_MODE_TDF_CYCLE(3),
49927b901bSBo Shen 	       &smc->cs[3].mode);
50927b901bSBo Shen 
512dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0);	/* D0 */
522dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0);	/* D1 */
532dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0);	/* D2 */
542dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0);	/* D3 */
552dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0);	/* D4 */
562dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0);	/* D5 */
572dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0);	/* D6 */
582dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0);	/* D7 */
592dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0);	/* RE */
602dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0);	/* WE */
612dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 1);	/* NCS */
622dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 1);	/* RDY */
632dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 1);	/* ALE */
642dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 1);	/* CLE */
65927b901bSBo Shen }
66927b901bSBo Shen #endif
67927b901bSBo Shen 
68927b901bSBo Shen #ifdef CONFIG_CMD_USB
sama5d4ek_usb_hw_init(void)69927b901bSBo Shen static void sama5d4ek_usb_hw_init(void)
70927b901bSBo Shen {
71927b901bSBo Shen 	at91_set_pio_output(AT91_PIO_PORTE, 11, 0);
72927b901bSBo Shen 	at91_set_pio_output(AT91_PIO_PORTE, 12, 0);
73927b901bSBo Shen 	at91_set_pio_output(AT91_PIO_PORTE, 10, 0);
74927b901bSBo Shen }
75927b901bSBo Shen #endif
76927b901bSBo Shen 
77927b901bSBo Shen #ifdef CONFIG_LCD
78927b901bSBo Shen vidinfo_t panel_info = {
79927b901bSBo Shen 	.vl_col = 800,
80927b901bSBo Shen 	.vl_row = 480,
81927b901bSBo Shen 	.vl_clk = 33260000,
82927b901bSBo Shen 	.vl_bpix = LCD_BPP,
83927b901bSBo Shen 	.vl_tft = 1,
84927b901bSBo Shen 	.vl_hsync_len = 5,
85927b901bSBo Shen 	.vl_left_margin = 128,
86927b901bSBo Shen 	.vl_right_margin = 0,
87927b901bSBo Shen 	.vl_vsync_len = 5,
88927b901bSBo Shen 	.vl_upper_margin = 23,
89927b901bSBo Shen 	.vl_lower_margin = 22,
90927b901bSBo Shen 	.mmio = ATMEL_BASE_LCDC,
91927b901bSBo Shen };
92927b901bSBo Shen 
93927b901bSBo Shen /* No power up/down pin for the LCD pannel */
lcd_enable(void)94927b901bSBo Shen void lcd_enable(void)	{ /* Empty! */ }
lcd_disable(void)95927b901bSBo Shen void lcd_disable(void)	{ /* Empty! */ }
96927b901bSBo Shen 
has_lcdc(void)97927b901bSBo Shen unsigned int has_lcdc(void)
98927b901bSBo Shen {
99927b901bSBo Shen 	return 1;
100927b901bSBo Shen }
101927b901bSBo Shen 
sama5d4ek_lcd_hw_init(void)102927b901bSBo Shen static void sama5d4ek_lcd_hw_init(void)
103927b901bSBo Shen {
1042dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 24, 0);	/* LCDPWM */
1052dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 25, 0);	/* LCDDISP */
1062dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 26, 0);	/* LCDVSYNC */
1072dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 27, 0);	/* LCDHSYNC */
1082dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 28, 0);	/* LCDDOTCK */
1092dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 29, 0);	/* LCDDEN */
110927b901bSBo Shen 
1112dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA,  2, 0);	/* LCDD2 */
1122dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA,  3, 0);	/* LCDD3 */
1132dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA,  4, 0);	/* LCDD4 */
1142dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA,  5, 0);	/* LCDD5 */
1152dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA,  6, 0);	/* LCDD6 */
1162dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA,  7, 0);	/* LCDD7 */
117927b901bSBo Shen 
1182dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 10, 0);	/* LCDD10 */
1192dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 11, 0);	/* LCDD11 */
1202dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 12, 0);	/* LCDD12 */
1212dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 13, 0);	/* LCDD13 */
1222dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 14, 0);	/* LCDD14 */
1232dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 15, 0);	/* LCDD15 */
124927b901bSBo Shen 
1252dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 18, 0);	/* LCDD18 */
1262dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 19, 0);	/* LCDD19 */
1272dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 20, 0);	/* LCDD20 */
1282dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 21, 0);	/* LCDD21 */
1292dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 22, 0);	/* LCDD22 */
1302dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTA, 23, 0);	/* LCDD23 */
131927b901bSBo Shen 
132927b901bSBo Shen 	/* Enable clock */
133927b901bSBo Shen 	at91_periph_clk_enable(ATMEL_ID_LCDC);
134927b901bSBo Shen }
135927b901bSBo Shen 
136927b901bSBo Shen #ifdef CONFIG_LCD_INFO
lcd_show_board_info(void)137927b901bSBo Shen void lcd_show_board_info(void)
138927b901bSBo Shen {
139927b901bSBo Shen 	ulong dram_size, nand_size;
140927b901bSBo Shen 	int i;
141927b901bSBo Shen 	char temp[32];
142927b901bSBo Shen 
14302fc64d1SWu, Josh 	lcd_printf("%s\n", U_BOOT_VERSION);
144927b901bSBo Shen 	lcd_printf("2014 ATMEL Corp\n");
145927b901bSBo Shen 	lcd_printf("at91@atmel.com\n");
146927b901bSBo Shen 	lcd_printf("%s CPU at %s MHz\n", get_cpu_name(),
147927b901bSBo Shen 		   strmhz(temp, get_cpu_clk_rate()));
148927b901bSBo Shen 
149927b901bSBo Shen 	dram_size = 0;
150927b901bSBo Shen 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
151927b901bSBo Shen 		dram_size += gd->bd->bi_dram[i].size;
152927b901bSBo Shen 
153927b901bSBo Shen 	nand_size = 0;
154927b901bSBo Shen #ifdef CONFIG_NAND_ATMEL
155927b901bSBo Shen 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
156*31f8d39eSGrygorii Strashko 		nand_size += get_nand_dev_by_index(i)->size;
157927b901bSBo Shen #endif
158927b901bSBo Shen 	lcd_printf("%ld MB SDRAM, %ld MB NAND\n",
159927b901bSBo Shen 		   dram_size >> 20, nand_size >> 20);
160927b901bSBo Shen }
161927b901bSBo Shen #endif /* CONFIG_LCD_INFO */
162927b901bSBo Shen 
163927b901bSBo Shen #endif /* CONFIG_LCD */
164927b901bSBo Shen 
16522e10be4SWenyou Yang #ifdef CONFIG_DEBUG_UART_BOARD_INIT
sama5d4ek_serial3_hw_init(void)166927b901bSBo Shen static void sama5d4ek_serial3_hw_init(void)
167927b901bSBo Shen {
1682dc63f73SWenyou Yang 	at91_pio3_set_b_periph(AT91_PIO_PORTE, 17, 1);	/* TXD3 */
1692dc63f73SWenyou Yang 	at91_pio3_set_b_periph(AT91_PIO_PORTE, 16, 0);	/* RXD3 */
170927b901bSBo Shen 
171927b901bSBo Shen 	/* Enable clock */
172927b901bSBo Shen 	at91_periph_clk_enable(ATMEL_ID_USART3);
173927b901bSBo Shen }
174927b901bSBo Shen 
board_debug_uart_init(void)17522e10be4SWenyou Yang void board_debug_uart_init(void)
176927b901bSBo Shen {
177927b901bSBo Shen 	sama5d4ek_serial3_hw_init();
17822e10be4SWenyou Yang }
17922e10be4SWenyou Yang #endif
180927b901bSBo Shen 
18122e10be4SWenyou Yang #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)18222e10be4SWenyou Yang int board_early_init_f(void)
18322e10be4SWenyou Yang {
18422e10be4SWenyou Yang #ifdef CONFIG_DEBUG_UART
18522e10be4SWenyou Yang 	debug_uart_init();
18622e10be4SWenyou Yang #endif
187927b901bSBo Shen 	return 0;
188927b901bSBo Shen }
18922e10be4SWenyou Yang #endif
190927b901bSBo Shen 
board_init(void)191927b901bSBo Shen int board_init(void)
192927b901bSBo Shen {
193927b901bSBo Shen 	/* adress of boot parameters */
194927b901bSBo Shen 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
195927b901bSBo Shen 
196927b901bSBo Shen #ifdef CONFIG_NAND_ATMEL
197927b901bSBo Shen 	sama5d4ek_nand_hw_init();
198927b901bSBo Shen #endif
199927b901bSBo Shen #ifdef CONFIG_LCD
200927b901bSBo Shen 	sama5d4ek_lcd_hw_init();
201927b901bSBo Shen #endif
202927b901bSBo Shen #ifdef CONFIG_CMD_USB
203927b901bSBo Shen 	sama5d4ek_usb_hw_init();
204927b901bSBo Shen #endif
205927b901bSBo Shen 
206927b901bSBo Shen 	return 0;
207927b901bSBo Shen }
208927b901bSBo Shen 
dram_init(void)209927b901bSBo Shen int dram_init(void)
210927b901bSBo Shen {
211927b901bSBo Shen 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
212927b901bSBo Shen 				    CONFIG_SYS_SDRAM_SIZE);
213927b901bSBo Shen 	return 0;
214927b901bSBo Shen }
215927b901bSBo Shen 
2165a4c9c22SBo Shen /* SPL */
2175a4c9c22SBo Shen #ifdef CONFIG_SPL_BUILD
spl_board_init(void)2185a4c9c22SBo Shen void spl_board_init(void)
2195a4c9c22SBo Shen {
22033034a77SWenyou Yang #if CONFIG_SYS_USE_NANDFLASH
2215a4c9c22SBo Shen 	sama5d4ek_nand_hw_init();
2225a4c9c22SBo Shen #endif
2235a4c9c22SBo Shen }
2245a4c9c22SBo Shen 
ddr2_conf(struct atmel_mpddrc_config * ddr2)2257e8702a0SWenyou Yang static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
2265a4c9c22SBo Shen {
2275a4c9c22SBo Shen 	ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
2285a4c9c22SBo Shen 
2295a4c9c22SBo Shen 	ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
2305a4c9c22SBo Shen 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
2315a4c9c22SBo Shen 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
2325a4c9c22SBo Shen 		    ATMEL_MPDDRC_CR_NB_8BANKS |
2335a4c9c22SBo Shen 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
2345a4c9c22SBo Shen 		    ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
2355a4c9c22SBo Shen 
2365a4c9c22SBo Shen 	ddr2->rtr = 0x2b0;
2375a4c9c22SBo Shen 
2385a4c9c22SBo Shen 	ddr2->tpr0 = (8 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
2395a4c9c22SBo Shen 		      3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
2405a4c9c22SBo Shen 		      3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
2415a4c9c22SBo Shen 		      10 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
2425a4c9c22SBo Shen 		      3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
2435a4c9c22SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
2445a4c9c22SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
2455a4c9c22SBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
2465a4c9c22SBo Shen 
2475a4c9c22SBo Shen 	ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
2485a4c9c22SBo Shen 		      200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
2495a4c9c22SBo Shen 		      25 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
2505a4c9c22SBo Shen 		      23 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
2515a4c9c22SBo Shen 
2525a4c9c22SBo Shen 	ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
2535a4c9c22SBo Shen 		      2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
2545a4c9c22SBo Shen 		      3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
2555a4c9c22SBo Shen 		      2 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
2565a4c9c22SBo Shen 		      8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
2575a4c9c22SBo Shen }
2585a4c9c22SBo Shen 
mem_init(void)2595a4c9c22SBo Shen void mem_init(void)
2605a4c9c22SBo Shen {
2617e8702a0SWenyou Yang 	struct atmel_mpddrc_config ddr2;
2620d00f9b6SWenyou Yang 	const struct atmel_mpddr *mpddr = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
2630d00f9b6SWenyou Yang 	u32 tmp;
2645a4c9c22SBo Shen 
2655a4c9c22SBo Shen 	ddr2_conf(&ddr2);
2665a4c9c22SBo Shen 
26770341e2eSWenyou Yang 	/* Enable MPDDR clock */
2685a4c9c22SBo Shen 	at91_periph_clk_enable(ATMEL_ID_MPDDRC);
26970341e2eSWenyou Yang 	at91_system_clk_enable(AT91_PMC_DDR);
2705a4c9c22SBo Shen 
2710d00f9b6SWenyou Yang 	tmp = ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_ONE_CYCLE;
2720d00f9b6SWenyou Yang 	writel(tmp, &mpddr->rd_data_path);
2730d00f9b6SWenyou Yang 
2740d00f9b6SWenyou Yang 	tmp = readl(&mpddr->io_calibr);
2750d00f9b6SWenyou Yang 	tmp = (tmp & ~(ATMEL_MPDDRC_IO_CALIBR_RDIV |
2760d00f9b6SWenyou Yang 	       ATMEL_MPDDRC_IO_CALIBR_TZQIO |
2770d00f9b6SWenyou Yang 	       ATMEL_MPDDRC_IO_CALIBR_CALCODEP |
2780d00f9b6SWenyou Yang 	       ATMEL_MPDDRC_IO_CALIBR_CALCODEN)) |
2790d00f9b6SWenyou Yang 	       ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_52 |
2800d00f9b6SWenyou Yang 	       ATMEL_MPDDRC_IO_CALIBR_TZQIO_(8) |
2810d00f9b6SWenyou Yang 	       ATMEL_MPDDRC_IO_CALIBR_EN_CALIB;
2820d00f9b6SWenyou Yang 	writel(tmp, &mpddr->io_calibr);
2830d00f9b6SWenyou Yang 
2845a4c9c22SBo Shen 	/* DDRAM2 Controller initialize */
2850c01c3e8SErik van Luijk 	ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
2865a4c9c22SBo Shen }
2875a4c9c22SBo Shen 
at91_pmc_init(void)2885a4c9c22SBo Shen void at91_pmc_init(void)
2895a4c9c22SBo Shen {
2905a4c9c22SBo Shen 	u32 tmp;
2915a4c9c22SBo Shen 
2925a4c9c22SBo Shen 	tmp = AT91_PMC_PLLAR_29 |
2935a4c9c22SBo Shen 	      AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
2945a4c9c22SBo Shen 	      AT91_PMC_PLLXR_MUL(87) |
2955a4c9c22SBo Shen 	      AT91_PMC_PLLXR_DIV(1);
2965a4c9c22SBo Shen 	at91_plla_init(tmp);
2975a4c9c22SBo Shen 
298ede86ed2SWenyou Yang 	at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x0));
2995a4c9c22SBo Shen 
3005a4c9c22SBo Shen 	tmp = AT91_PMC_MCKR_H32MXDIV |
3015a4c9c22SBo Shen 	      AT91_PMC_MCKR_PLLADIV_2 |
3025a4c9c22SBo Shen 	      AT91_PMC_MCKR_MDIV_3 |
3035a4c9c22SBo Shen 	      AT91_PMC_MCKR_CSS_PLLA;
3045a4c9c22SBo Shen 	at91_mck_init(tmp);
3055a4c9c22SBo Shen }
3065a4c9c22SBo Shen #endif
307