xref: /rk3399_rockchip-uboot/board/atmel/sama5d3xek/sama5d3xek.c (revision 382bee57f19b4454e2015bc19a010bc2d0ab9337)
13225f34eSBo Shen /*
23225f34eSBo Shen  * Copyright (C) 2012 - 2013 Atmel Corporation
33225f34eSBo Shen  * Bo Shen <voice.shen@atmel.com>
43225f34eSBo Shen  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
63225f34eSBo Shen  */
73225f34eSBo Shen 
83225f34eSBo Shen #include <common.h>
93225f34eSBo Shen #include <asm/io.h>
103225f34eSBo Shen #include <asm/arch/sama5d3_smc.h>
113225f34eSBo Shen #include <asm/arch/at91_common.h>
123225f34eSBo Shen #include <asm/arch/at91_rstc.h>
133225f34eSBo Shen #include <asm/arch/gpio.h>
143225f34eSBo Shen #include <asm/arch/clk.h>
15098d15bcSWenyou Yang #include <debug_uart.h>
163225f34eSBo Shen #include <lcd.h>
1789a3658aSWu, Josh #include <linux/ctype.h>
1841e82da1SBo Shen #include <atmel_hlcdc.h>
19b719a088SAndreas Bießmann #include <phy.h>
20e08d6f3aSBo Shen #include <micrel.h>
21c5e8885aSBo Shen #include <spl.h>
22c5e8885aSBo Shen #include <asm/arch/atmel_mpddrc.h>
23c5e8885aSBo Shen #include <asm/arch/at91_wdt.h>
243225f34eSBo Shen 
253225f34eSBo Shen DECLARE_GLOBAL_DATA_PTR;
263225f34eSBo Shen 
273225f34eSBo Shen /* ------------------------------------------------------------------------- */
283225f34eSBo Shen /*
293225f34eSBo Shen  * Miscelaneous platform dependent initialisations
303225f34eSBo Shen  */
313225f34eSBo Shen 
323225f34eSBo Shen #ifdef CONFIG_NAND_ATMEL
sama5d3xek_nand_hw_init(void)333225f34eSBo Shen void sama5d3xek_nand_hw_init(void)
343225f34eSBo Shen {
353225f34eSBo Shen 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
363225f34eSBo Shen 
373225f34eSBo Shen 	at91_periph_clk_enable(ATMEL_ID_SMC);
383225f34eSBo Shen 
393225f34eSBo Shen 	/* Configure SMC CS3 for NAND/SmartMedia */
403225f34eSBo Shen 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
413225f34eSBo Shen 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
423225f34eSBo Shen 	       &smc->cs[3].setup);
433225f34eSBo Shen 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
443225f34eSBo Shen 	       AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
453225f34eSBo Shen 	       &smc->cs[3].pulse);
463225f34eSBo Shen 	writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
473225f34eSBo Shen 	       &smc->cs[3].cycle);
483225f34eSBo Shen 	writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
493225f34eSBo Shen 	       AT91_SMC_TIMINGS_TAR(3)  | AT91_SMC_TIMINGS_TRR(4)   |
503225f34eSBo Shen 	       AT91_SMC_TIMINGS_TWB(5)  | AT91_SMC_TIMINGS_RBNSEL(3)|
513225f34eSBo Shen 	       AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
523225f34eSBo Shen 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
533225f34eSBo Shen 	       AT91_SMC_MODE_EXNW_DISABLE |
543225f34eSBo Shen #ifdef CONFIG_SYS_NAND_DBW_16
553225f34eSBo Shen 	       AT91_SMC_MODE_DBW_16 |
563225f34eSBo Shen #else /* CONFIG_SYS_NAND_DBW_8 */
573225f34eSBo Shen 	       AT91_SMC_MODE_DBW_8 |
583225f34eSBo Shen #endif
593225f34eSBo Shen 	       AT91_SMC_MODE_TDF_CYCLE(3),
603225f34eSBo Shen 	       &smc->cs[3].mode);
613225f34eSBo Shen }
623225f34eSBo Shen #endif
633225f34eSBo Shen 
64e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
sama5d3xek_nor_hw_init(void)65a931b137SBo Shen static void sama5d3xek_nor_hw_init(void)
66a931b137SBo Shen {
67a931b137SBo Shen 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
68a931b137SBo Shen 
69a931b137SBo Shen 	at91_periph_clk_enable(ATMEL_ID_SMC);
70a931b137SBo Shen 
71a931b137SBo Shen 	/* Configure SMC CS0 for NOR flash */
72a931b137SBo Shen 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
73a931b137SBo Shen 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
74a931b137SBo Shen 	       &smc->cs[0].setup);
75a931b137SBo Shen 	writel(AT91_SMC_PULSE_NWE(10) | AT91_SMC_PULSE_NCS_WR(11) |
76a931b137SBo Shen 	       AT91_SMC_PULSE_NRD(10) | AT91_SMC_PULSE_NCS_RD(11),
77a931b137SBo Shen 	       &smc->cs[0].pulse);
78a931b137SBo Shen 	writel(AT91_SMC_CYCLE_NWE(11) | AT91_SMC_CYCLE_NRD(14),
79a931b137SBo Shen 	       &smc->cs[0].cycle);
80a931b137SBo Shen 	writel(AT91_SMC_TIMINGS_TCLR(0) | AT91_SMC_TIMINGS_TADL(0)  |
81a931b137SBo Shen 	       AT91_SMC_TIMINGS_TAR(0)  | AT91_SMC_TIMINGS_TRR(0)   |
82a931b137SBo Shen 	       AT91_SMC_TIMINGS_TWB(0)  | AT91_SMC_TIMINGS_RBNSEL(0)|
83a931b137SBo Shen 	       AT91_SMC_TIMINGS_NFSEL(0), &smc->cs[0].timings);
84a931b137SBo Shen 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
85a931b137SBo Shen 	       AT91_SMC_MODE_EXNW_DISABLE |
86a931b137SBo Shen 	       AT91_SMC_MODE_DBW_16 |
87a931b137SBo Shen 	       AT91_SMC_MODE_TDF_CYCLE(1),
88a931b137SBo Shen 	       &smc->cs[0].mode);
89a931b137SBo Shen 
90a931b137SBo Shen 	/* Address pin (A1 ~ A23) configuration */
912dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 1, 0);
922dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 2, 0);
932dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 3, 0);
942dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 4, 0);
952dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 5, 0);
962dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 6, 0);
972dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 7, 0);
982dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 8, 0);
992dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 9, 0);
1002dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 10, 0);
1012dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 11, 0);
1022dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 12, 0);
1032dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 13, 0);
1042dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 14, 0);
1052dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 15, 0);
1062dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 16, 0);
1072dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 17, 0);
1082dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 18, 0);
1092dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 19, 0);
1102dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 20, 0);
1112dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 21, 0);
1122dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 22, 0);
1132dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 23, 0);
114a931b137SBo Shen 	/* CS0 pin configuration */
1152dc63f73SWenyou Yang 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 26, 0);
116a931b137SBo Shen }
117a931b137SBo Shen #endif
118a931b137SBo Shen 
1193225f34eSBo Shen #ifdef CONFIG_CMD_USB
sama5d3xek_usb_hw_init(void)1203225f34eSBo Shen static void sama5d3xek_usb_hw_init(void)
1213225f34eSBo Shen {
1223225f34eSBo Shen 	at91_set_pio_output(AT91_PIO_PORTD, 25, 0);
1233225f34eSBo Shen 	at91_set_pio_output(AT91_PIO_PORTD, 26, 0);
1243225f34eSBo Shen 	at91_set_pio_output(AT91_PIO_PORTD, 27, 0);
1253225f34eSBo Shen }
1263225f34eSBo Shen #endif
1273225f34eSBo Shen 
1283225f34eSBo Shen #ifdef CONFIG_GENERIC_ATMEL_MCI
sama5d3xek_mci_hw_init(void)1293225f34eSBo Shen static void sama5d3xek_mci_hw_init(void)
1303225f34eSBo Shen {
1313225f34eSBo Shen 	at91_set_pio_output(AT91_PIO_PORTB, 10, 0);	/* MCI0 Power */
1323225f34eSBo Shen }
1333225f34eSBo Shen #endif
1343225f34eSBo Shen 
1353225f34eSBo Shen #ifdef CONFIG_LCD
1363225f34eSBo Shen vidinfo_t panel_info = {
1373225f34eSBo Shen 	.vl_col = 800,
1383225f34eSBo Shen 	.vl_row = 480,
1393225f34eSBo Shen 	.vl_clk = 24000000,
1403225f34eSBo Shen 	.vl_bpix = LCD_BPP,
1413225f34eSBo Shen 	.vl_tft = 1,
1423225f34eSBo Shen 	.vl_hsync_len = 128,
1433225f34eSBo Shen 	.vl_left_margin = 64,
1443225f34eSBo Shen 	.vl_right_margin = 64,
1453225f34eSBo Shen 	.vl_vsync_len = 2,
1463225f34eSBo Shen 	.vl_upper_margin = 22,
1473225f34eSBo Shen 	.vl_lower_margin = 21,
1483225f34eSBo Shen 	.mmio = ATMEL_BASE_LCDC,
1493225f34eSBo Shen };
1503225f34eSBo Shen 
lcd_enable(void)1513225f34eSBo Shen void lcd_enable(void)
1523225f34eSBo Shen {
1533225f34eSBo Shen }
1543225f34eSBo Shen 
lcd_disable(void)1553225f34eSBo Shen void lcd_disable(void)
1563225f34eSBo Shen {
1573225f34eSBo Shen }
1583225f34eSBo Shen 
sama5d3xek_lcd_hw_init(void)1593225f34eSBo Shen static void sama5d3xek_lcd_hw_init(void)
1603225f34eSBo Shen {
1613225f34eSBo Shen 	gd->fb_base = CONFIG_SAMA5D3_LCD_BASE;
1623225f34eSBo Shen 
1633225f34eSBo Shen 	/* The higher 8 bit of LCD is board related */
1642dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 14, 0);	/* LCDD16 */
1652dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 13, 0);	/* LCDD17 */
1662dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 12, 0);	/* LCDD18 */
1672dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 11, 0);	/* LCDD19 */
1682dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 10, 0);	/* LCDD20 */
1692dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 15, 0);	/* LCDD21 */
1702dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTE, 27, 0);	/* LCDD22 */
1712dc63f73SWenyou Yang 	at91_pio3_set_c_periph(AT91_PIO_PORTE, 28, 0);	/* LCDD23 */
1723225f34eSBo Shen 
1733225f34eSBo Shen 	/* Configure lower 16 bit of LCD and enable clock */
1743225f34eSBo Shen 	at91_lcd_hw_init();
1753225f34eSBo Shen }
1763225f34eSBo Shen 
1773225f34eSBo Shen #ifdef CONFIG_LCD_INFO
1783225f34eSBo Shen #include <nand.h>
1793225f34eSBo Shen #include <version.h>
1803225f34eSBo Shen 
lcd_show_board_info(void)1813225f34eSBo Shen void lcd_show_board_info(void)
1823225f34eSBo Shen {
183d02a60a1SWu, Josh 	ulong dram_size;
184d02a60a1SWu, Josh 	uint64_t nand_size;
1853225f34eSBo Shen 	int i;
1863225f34eSBo Shen 	char temp[32];
1873225f34eSBo Shen 
1883225f34eSBo Shen 	lcd_printf("%s\n", U_BOOT_VERSION);
1893225f34eSBo Shen 	lcd_printf("(C) 2013 ATMEL Corp\n");
1903225f34eSBo Shen 	lcd_printf("at91@atmel.com\n");
1913225f34eSBo Shen 	lcd_printf("%s CPU at %s MHz\n", get_cpu_name(),
1923225f34eSBo Shen 		   strmhz(temp, get_cpu_clk_rate()));
1933225f34eSBo Shen 
1943225f34eSBo Shen 	dram_size = 0;
1953225f34eSBo Shen 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
1963225f34eSBo Shen 		dram_size += gd->bd->bi_dram[i].size;
1973225f34eSBo Shen 
1983225f34eSBo Shen 	nand_size = 0;
1993225f34eSBo Shen #ifdef CONFIG_NAND_ATMEL
2003225f34eSBo Shen 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
20131f8d39eSGrygorii Strashko 		nand_size += get_nand_dev_by_index(i)->size;
2023225f34eSBo Shen #endif
203d02a60a1SWu, Josh 	lcd_printf("%ld MB SDRAM, %lld MB NAND\n",
2043225f34eSBo Shen 		   dram_size >> 20, nand_size >> 20);
2053225f34eSBo Shen }
2063225f34eSBo Shen #endif /* CONFIG_LCD_INFO */
2073225f34eSBo Shen #endif /* CONFIG_LCD */
2083225f34eSBo Shen 
209098d15bcSWenyou Yang #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)210098d15bcSWenyou Yang void board_debug_uart_init(void)
2113225f34eSBo Shen {
2123225f34eSBo Shen 	at91_seriald_hw_init();
213098d15bcSWenyou Yang }
214098d15bcSWenyou Yang #endif
2153225f34eSBo Shen 
216098d15bcSWenyou Yang #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)217098d15bcSWenyou Yang int board_early_init_f(void)
218098d15bcSWenyou Yang {
219098d15bcSWenyou Yang #ifdef CONFIG_DEBUG_UART
220098d15bcSWenyou Yang 	debug_uart_init();
221098d15bcSWenyou Yang #endif
2223225f34eSBo Shen 	return 0;
2233225f34eSBo Shen }
224098d15bcSWenyou Yang #endif
2253225f34eSBo Shen 
board_init(void)2263225f34eSBo Shen int board_init(void)
2273225f34eSBo Shen {
2283225f34eSBo Shen 	/* adress of boot parameters */
2293225f34eSBo Shen 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
2303225f34eSBo Shen 
2313225f34eSBo Shen #ifdef CONFIG_NAND_ATMEL
2323225f34eSBo Shen 	sama5d3xek_nand_hw_init();
2333225f34eSBo Shen #endif
234e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
235a931b137SBo Shen 	sama5d3xek_nor_hw_init();
236a931b137SBo Shen #endif
2373225f34eSBo Shen #ifdef CONFIG_CMD_USB
2383225f34eSBo Shen 	sama5d3xek_usb_hw_init();
2393225f34eSBo Shen #endif
2403225f34eSBo Shen #ifdef CONFIG_GENERIC_ATMEL_MCI
2413225f34eSBo Shen 	sama5d3xek_mci_hw_init();
2423225f34eSBo Shen #endif
2433225f34eSBo Shen #ifdef CONFIG_LCD
2443225f34eSBo Shen 	if (has_lcdc())
2453225f34eSBo Shen 		sama5d3xek_lcd_hw_init();
2463225f34eSBo Shen #endif
2473225f34eSBo Shen 	return 0;
2483225f34eSBo Shen }
2493225f34eSBo Shen 
dram_init(void)2503225f34eSBo Shen int dram_init(void)
2513225f34eSBo Shen {
2523225f34eSBo Shen 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
2533225f34eSBo Shen 				    CONFIG_SYS_SDRAM_SIZE);
2543225f34eSBo Shen 	return 0;
2553225f34eSBo Shen }
2563225f34eSBo Shen 
25789a3658aSWu, Josh #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)25889a3658aSWu, Josh int board_late_init(void)
25989a3658aSWu, Josh {
26089a3658aSWu, Josh #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
26189a3658aSWu, Josh 	const int MAX_STR_LEN = 32;
26289a3658aSWu, Josh 	char name[MAX_STR_LEN], *p;
26389a3658aSWu, Josh 	int i;
26489a3658aSWu, Josh 
26589a3658aSWu, Josh 	strncpy(name, get_cpu_name(), MAX_STR_LEN);
26689a3658aSWu, Josh 	for (i = 0, p = name; (*p) && (i < MAX_STR_LEN); p++, i++)
26789a3658aSWu, Josh 		*p = tolower(*p);
26889a3658aSWu, Josh 
26989a3658aSWu, Josh 	strcat(name, "ek.dtb");
270*382bee57SSimon Glass 	env_set("dtb_name", name);
27189a3658aSWu, Josh #endif
27289a3658aSWu, Josh 	return 0;
27389a3658aSWu, Josh }
27489a3658aSWu, Josh #endif
27589a3658aSWu, Josh 
276c5e8885aSBo Shen /* SPL */
277c5e8885aSBo Shen #ifdef CONFIG_SPL_BUILD
spl_board_init(void)278c5e8885aSBo Shen void spl_board_init(void)
279c5e8885aSBo Shen {
280b6ceefedSWenyou Yang #if CONFIG_SYS_USE_NANDFLASH
28127019e4aSBo Shen 	sama5d3xek_nand_hw_init();
282c5e8885aSBo Shen #endif
283c5e8885aSBo Shen }
284c5e8885aSBo Shen 
ddr2_conf(struct atmel_mpddrc_config * ddr2)2857e8702a0SWenyou Yang static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
286c5e8885aSBo Shen {
287c5e8885aSBo Shen 	ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
288c5e8885aSBo Shen 
289c5e8885aSBo Shen 	ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
290c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
291c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
292c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_ENRDM_ON |
293c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_NB_8BANKS |
294c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_NDQS_DISABLED |
295c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
296c5e8885aSBo Shen 		    ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
297c5e8885aSBo Shen 	/*
298c5e8885aSBo Shen 	 * As the DDR2-SDRAm device requires a refresh time is 7.8125us
299c5e8885aSBo Shen 	 * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
300c5e8885aSBo Shen 	 */
301c5e8885aSBo Shen 	ddr2->rtr = 0x411;
302c5e8885aSBo Shen 
303c5e8885aSBo Shen 	ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
304c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
305c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
306c5e8885aSBo Shen 		      8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
307c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
308c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
309c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
310c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
311c5e8885aSBo Shen 
312c5e8885aSBo Shen 	ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
313c5e8885aSBo Shen 		      200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
314c5e8885aSBo Shen 		      28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
315c5e8885aSBo Shen 		      26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
316c5e8885aSBo Shen 
317c5e8885aSBo Shen 	ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
318c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
319c5e8885aSBo Shen 		      2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
320c5e8885aSBo Shen 		      7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
321c5e8885aSBo Shen 		      8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
322c5e8885aSBo Shen }
323c5e8885aSBo Shen 
mem_init(void)324c5e8885aSBo Shen void mem_init(void)
325c5e8885aSBo Shen {
3267e8702a0SWenyou Yang 	struct atmel_mpddrc_config ddr2;
327c5e8885aSBo Shen 
328c5e8885aSBo Shen 	ddr2_conf(&ddr2);
329c5e8885aSBo Shen 
33070341e2eSWenyou Yang 	/* Enable MPDDR clock */
331c5e8885aSBo Shen 	at91_periph_clk_enable(ATMEL_ID_MPDDRC);
33270341e2eSWenyou Yang 	at91_system_clk_enable(AT91_PMC_DDR);
333c5e8885aSBo Shen 
334c5e8885aSBo Shen 	/* DDRAM2 Controller initialize */
3350c01c3e8SErik van Luijk 	ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
336c5e8885aSBo Shen }
337c5e8885aSBo Shen 
at91_pmc_init(void)338c5e8885aSBo Shen void at91_pmc_init(void)
339c5e8885aSBo Shen {
340c5e8885aSBo Shen 	u32 tmp;
341c5e8885aSBo Shen 
342c5e8885aSBo Shen 	tmp = AT91_PMC_PLLAR_29 |
343c5e8885aSBo Shen 	      AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
344c5e8885aSBo Shen 	      AT91_PMC_PLLXR_MUL(43) |
345c5e8885aSBo Shen 	      AT91_PMC_PLLXR_DIV(1);
346c5e8885aSBo Shen 	at91_plla_init(tmp);
347c5e8885aSBo Shen 
348ede86ed2SWenyou Yang 	at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
349c5e8885aSBo Shen 
350c5e8885aSBo Shen 	tmp = AT91_PMC_MCKR_MDIV_4 |
351c5e8885aSBo Shen 	      AT91_PMC_MCKR_CSS_PLLA;
352c5e8885aSBo Shen 	at91_mck_init(tmp);
353c5e8885aSBo Shen }
354c5e8885aSBo Shen #endif
355