1f7fa2f37SBo Shen /*
2f7fa2f37SBo Shen * Copyright (C) 2012 Atmel Corporation
3f7fa2f37SBo Shen *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
5f7fa2f37SBo Shen */
6f7fa2f37SBo Shen
7f7fa2f37SBo Shen #include <common.h>
8f7fa2f37SBo Shen #include <asm/io.h>
9f7fa2f37SBo Shen #include <asm/arch/at91sam9x5_matrix.h>
10f7fa2f37SBo Shen #include <asm/arch/at91sam9_smc.h>
11f7fa2f37SBo Shen #include <asm/arch/at91_common.h>
12f7fa2f37SBo Shen #include <asm/arch/at91_rstc.h>
13f7fa2f37SBo Shen #include <asm/arch/clk.h>
1470341e2eSWenyou Yang #include <asm/arch/gpio.h>
159daf89cbSWenyou Yang #include <debug_uart.h>
16f7fa2f37SBo Shen #include <lcd.h>
17f7fa2f37SBo Shen #include <atmel_hlcdc.h>
18f7fa2f37SBo Shen #ifdef CONFIG_LCD_INFO
19f7fa2f37SBo Shen #include <nand.h>
20f7fa2f37SBo Shen #include <version.h>
21f7fa2f37SBo Shen #endif
22c62db35dSSimon Glass #include <asm/mach-types.h>
23f7fa2f37SBo Shen
24f7fa2f37SBo Shen DECLARE_GLOBAL_DATA_PTR;
25f7fa2f37SBo Shen
26f7fa2f37SBo Shen /* ------------------------------------------------------------------------- */
27f7fa2f37SBo Shen /*
28f7fa2f37SBo Shen * Miscelaneous platform dependent initialisations
29f7fa2f37SBo Shen */
30f7fa2f37SBo Shen #ifdef CONFIG_CMD_NAND
at91sam9x5ek_nand_hw_init(void)31f7fa2f37SBo Shen static void at91sam9x5ek_nand_hw_init(void)
32f7fa2f37SBo Shen {
33f7fa2f37SBo Shen struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
34f7fa2f37SBo Shen struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
35f7fa2f37SBo Shen unsigned long csa;
36f7fa2f37SBo Shen
37f7fa2f37SBo Shen /* Enable CS3 */
38f7fa2f37SBo Shen csa = readl(&matrix->ebicsa);
39f7fa2f37SBo Shen csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
404ed9c886SBo Shen /* NAND flash on D16 */
414ed9c886SBo Shen csa |= AT91_MATRIX_NFD0_ON_D16;
421c5794a1SWu, Josh
431c5794a1SWu, Josh /* Configure IO drive */
441c5794a1SWu, Josh csa &= ~AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
451c5794a1SWu, Josh
46f7fa2f37SBo Shen writel(csa, &matrix->ebicsa);
47f7fa2f37SBo Shen
48f7fa2f37SBo Shen /* Configure SMC CS3 for NAND/SmartMedia */
492ab4c746SWu, Josh writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
502ab4c746SWu, Josh AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
51f7fa2f37SBo Shen &smc->cs[3].setup);
522ab4c746SWu, Josh writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
532ab4c746SWu, Josh AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
54f7fa2f37SBo Shen &smc->cs[3].pulse);
552ab4c746SWu, Josh writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(6),
56f7fa2f37SBo Shen &smc->cs[3].cycle);
57f7fa2f37SBo Shen writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
58f7fa2f37SBo Shen AT91_SMC_MODE_EXNW_DISABLE |
59f7fa2f37SBo Shen #ifdef CONFIG_SYS_NAND_DBW_16
60f7fa2f37SBo Shen AT91_SMC_MODE_DBW_16 |
61f7fa2f37SBo Shen #else /* CONFIG_SYS_NAND_DBW_8 */
62f7fa2f37SBo Shen AT91_SMC_MODE_DBW_8 |
63f7fa2f37SBo Shen #endif
642ab4c746SWu, Josh AT91_SMC_MODE_TDF_CYCLE(1),
65f7fa2f37SBo Shen &smc->cs[3].mode);
66f7fa2f37SBo Shen
6770341e2eSWenyou Yang at91_periph_clk_enable(ATMEL_ID_PIOCD);
68f7fa2f37SBo Shen
69f7fa2f37SBo Shen /* Configure RDY/BSY */
70f7fa2f37SBo Shen at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
71f7fa2f37SBo Shen /* Enable NandFlash */
72f7fa2f37SBo Shen at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
73f7fa2f37SBo Shen
742dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1); /* NAND OE */
752dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1); /* NAND WE */
762dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1); /* NAND ALE */
772dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1); /* NAND CLE */
782dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 6, 1);
792dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 7, 1);
802dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 8, 1);
812dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 9, 1);
822dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 10, 1);
832dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 11, 1);
842dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 12, 1);
852dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTD, 13, 1);
86f7fa2f37SBo Shen }
87f7fa2f37SBo Shen #endif
88f7fa2f37SBo Shen
89f7fa2f37SBo Shen #ifdef CONFIG_LCD
90f7fa2f37SBo Shen vidinfo_t panel_info = {
91f7fa2f37SBo Shen .vl_col = 800,
92f7fa2f37SBo Shen .vl_row = 480,
93f7fa2f37SBo Shen .vl_clk = 24000000,
94f7fa2f37SBo Shen .vl_sync = LCDC_LCDCFG5_HSPOL | LCDC_LCDCFG5_VSPOL,
95f7fa2f37SBo Shen .vl_bpix = LCD_BPP,
96f7fa2f37SBo Shen .vl_tft = 1,
97f7fa2f37SBo Shen .vl_clk_pol = 1,
98f7fa2f37SBo Shen .vl_hsync_len = 128,
99f7fa2f37SBo Shen .vl_left_margin = 64,
100f7fa2f37SBo Shen .vl_right_margin = 64,
101f7fa2f37SBo Shen .vl_vsync_len = 2,
102f7fa2f37SBo Shen .vl_upper_margin = 22,
103f7fa2f37SBo Shen .vl_lower_margin = 21,
104f7fa2f37SBo Shen .mmio = ATMEL_BASE_LCDC,
105f7fa2f37SBo Shen };
106f7fa2f37SBo Shen
lcd_enable(void)107f7fa2f37SBo Shen void lcd_enable(void)
108f7fa2f37SBo Shen {
109f7fa2f37SBo Shen if (has_lcdc())
1102dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 1); /* power up */
111f7fa2f37SBo Shen }
112f7fa2f37SBo Shen
lcd_disable(void)113f7fa2f37SBo Shen void lcd_disable(void)
114f7fa2f37SBo Shen {
115f7fa2f37SBo Shen if (has_lcdc())
1162dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 0); /* power down */
117f7fa2f37SBo Shen }
118f7fa2f37SBo Shen
at91sam9x5ek_lcd_hw_init(void)119f7fa2f37SBo Shen static void at91sam9x5ek_lcd_hw_init(void)
120f7fa2f37SBo Shen {
121f7fa2f37SBo Shen if (has_lcdc()) {
1222dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDPWM */
1232dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDVSYNC */
1242dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 28, 0); /* LCDHSYNC */
1252dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDDISP */
1262dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 0); /* LCDDEN */
1272dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 30, 0); /* LCDPCK */
128f7fa2f37SBo Shen
1292dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 0, 0); /* LCDD0 */
1302dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDD1 */
1312dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDD2 */
1322dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDD3 */
1332dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 4, 0); /* LCDD4 */
1342dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* LCDD5 */
1352dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD6 */
1362dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD7 */
1372dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD8 */
1382dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD9 */
1392dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD10 */
1402dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD11 */
1412dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* LCDD12 */
1422dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* LCDD13 */
1432dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD14 */
1442dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD15 */
1452dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD16 */
1462dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 0); /* LCDD17 */
1472dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD18 */
1482dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD19 */
1492dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 20, 0); /* LCDD20 */
1502dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 21, 0); /* LCDD21 */
1512dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD22 */
1522dc63f73SWenyou Yang at91_pio3_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD23 */
153f7fa2f37SBo Shen
15470341e2eSWenyou Yang at91_periph_clk_enable(ATMEL_ID_LCDC);
155f7fa2f37SBo Shen }
156f7fa2f37SBo Shen }
157f7fa2f37SBo Shen
158f7fa2f37SBo Shen #ifdef CONFIG_LCD_INFO
lcd_show_board_info(void)159f7fa2f37SBo Shen void lcd_show_board_info(void)
160f7fa2f37SBo Shen {
161f7fa2f37SBo Shen ulong dram_size, nand_size;
162f7fa2f37SBo Shen int i;
163f7fa2f37SBo Shen char temp[32];
164f7fa2f37SBo Shen
165f7fa2f37SBo Shen if (has_lcdc()) {
166f7fa2f37SBo Shen lcd_printf("%s\n", U_BOOT_VERSION);
167f7fa2f37SBo Shen lcd_printf("(C) 2012 ATMEL Corp\n");
168f7fa2f37SBo Shen lcd_printf("at91support@atmel.com\n");
169f7fa2f37SBo Shen lcd_printf("%s CPU at %s MHz\n",
170f7fa2f37SBo Shen get_cpu_name(),
171f7fa2f37SBo Shen strmhz(temp, get_cpu_clk_rate()));
172f7fa2f37SBo Shen
173f7fa2f37SBo Shen dram_size = 0;
174f7fa2f37SBo Shen for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
175f7fa2f37SBo Shen dram_size += gd->bd->bi_dram[i].size;
176f7fa2f37SBo Shen nand_size = 0;
177f7fa2f37SBo Shen for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
178*31f8d39eSGrygorii Strashko nand_size += get_nand_dev_by_index(i)->size;
179f7fa2f37SBo Shen lcd_printf(" %ld MB SDRAM, %ld MB NAND\n",
180f7fa2f37SBo Shen dram_size >> 20,
181f7fa2f37SBo Shen nand_size >> 20);
182f7fa2f37SBo Shen }
183f7fa2f37SBo Shen }
184f7fa2f37SBo Shen #endif /* CONFIG_LCD_INFO */
185f7fa2f37SBo Shen #endif /* CONFIG_LCD */
186f7fa2f37SBo Shen
1879daf89cbSWenyou Yang #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)1889daf89cbSWenyou Yang void board_debug_uart_init(void)
189f7fa2f37SBo Shen {
190f7fa2f37SBo Shen at91_seriald_hw_init();
1919daf89cbSWenyou Yang }
1929daf89cbSWenyou Yang #endif
1939daf89cbSWenyou Yang
1949daf89cbSWenyou Yang #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)1959daf89cbSWenyou Yang int board_early_init_f(void)
1969daf89cbSWenyou Yang {
1979daf89cbSWenyou Yang #ifdef CONFIG_DEBUG_UART
1989daf89cbSWenyou Yang debug_uart_init();
1999daf89cbSWenyou Yang #endif
200f7fa2f37SBo Shen return 0;
201f7fa2f37SBo Shen }
2029daf89cbSWenyou Yang #endif
203f7fa2f37SBo Shen
board_init(void)204f7fa2f37SBo Shen int board_init(void)
205f7fa2f37SBo Shen {
20694ba26f2STom Rini /* arch number of AT91SAM9X5EK-Board */
20794ba26f2STom Rini gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9X5EK;
20894ba26f2STom Rini
209f7fa2f37SBo Shen /* adress of boot parameters */
210f7fa2f37SBo Shen gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
211f7fa2f37SBo Shen
212f7fa2f37SBo Shen #ifdef CONFIG_CMD_NAND
213f7fa2f37SBo Shen at91sam9x5ek_nand_hw_init();
214f7fa2f37SBo Shen #endif
215f7fa2f37SBo Shen
2168850c5d5STom Rini #if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI_HCD)
217bcfc8976SRichard Genoud at91_uhp_hw_init();
218bcfc8976SRichard Genoud #endif
219f7fa2f37SBo Shen #ifdef CONFIG_LCD
220f7fa2f37SBo Shen at91sam9x5ek_lcd_hw_init();
221f7fa2f37SBo Shen #endif
222f7fa2f37SBo Shen return 0;
223f7fa2f37SBo Shen }
224f7fa2f37SBo Shen
dram_init(void)225f7fa2f37SBo Shen int dram_init(void)
226f7fa2f37SBo Shen {
227f7fa2f37SBo Shen gd->ram_size = get_ram_size((void *) CONFIG_SYS_SDRAM_BASE,
228f7fa2f37SBo Shen CONFIG_SYS_SDRAM_SIZE);
229f7fa2f37SBo Shen return 0;
230f7fa2f37SBo Shen }
231d85e8914SBo Shen
232d85e8914SBo Shen #if defined(CONFIG_SPL_BUILD)
233d85e8914SBo Shen #include <spl.h>
234d85e8914SBo Shen #include <nand.h>
235d85e8914SBo Shen
at91_spl_board_init(void)236d85e8914SBo Shen void at91_spl_board_init(void)
237d85e8914SBo Shen {
238d85e8914SBo Shen #ifdef CONFIG_SYS_USE_MMC
239d85e8914SBo Shen at91_mci_hw_init();
240d85e8914SBo Shen #elif CONFIG_SYS_USE_NANDFLASH
241d85e8914SBo Shen at91sam9x5ek_nand_hw_init();
242d85e8914SBo Shen #endif
243d85e8914SBo Shen }
244d85e8914SBo Shen
245d85e8914SBo Shen #include <asm/arch/atmel_mpddrc.h>
ddr2_conf(struct atmel_mpddrc_config * ddr2)2467e8702a0SWenyou Yang static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
247d85e8914SBo Shen {
248d85e8914SBo Shen ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
249d85e8914SBo Shen
250d85e8914SBo Shen ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
251d85e8914SBo Shen ATMEL_MPDDRC_CR_NR_ROW_13 |
252d85e8914SBo Shen ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
253d85e8914SBo Shen ATMEL_MPDDRC_CR_NB_8BANKS |
254d85e8914SBo Shen ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
255d85e8914SBo Shen
256d85e8914SBo Shen ddr2->rtr = 0x411;
257d85e8914SBo Shen
258d85e8914SBo Shen ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
259d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
260d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
261d85e8914SBo Shen 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
262d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
263d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
264d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
265d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
266d85e8914SBo Shen
267d85e8914SBo Shen ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
268d85e8914SBo Shen 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
269d85e8914SBo Shen 19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
270d85e8914SBo Shen 18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
271d85e8914SBo Shen
272d85e8914SBo Shen ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
273d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
274d85e8914SBo Shen 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
275d85e8914SBo Shen 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
276d85e8914SBo Shen 2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
277d85e8914SBo Shen }
278d85e8914SBo Shen
mem_init(void)279d85e8914SBo Shen void mem_init(void)
280d85e8914SBo Shen {
281d85e8914SBo Shen struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
282d85e8914SBo Shen struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
2837e8702a0SWenyou Yang struct atmel_mpddrc_config ddr2;
284d85e8914SBo Shen unsigned long csa;
285d85e8914SBo Shen
286d85e8914SBo Shen ddr2_conf(&ddr2);
287d85e8914SBo Shen
288d85e8914SBo Shen /* enable DDR2 clock */
289c982f6b9SErik van Luijk writel(AT91_PMC_DDR, &pmc->scer);
290d85e8914SBo Shen
291d85e8914SBo Shen /* Chip select 1 is for DDR2/SDRAM */
292d85e8914SBo Shen csa = readl(&matrix->ebicsa);
293d85e8914SBo Shen csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
294d85e8914SBo Shen csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
295d85e8914SBo Shen csa |= AT91_MATRIX_EBI_DBPD_OFF;
296d85e8914SBo Shen csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
297d85e8914SBo Shen writel(csa, &matrix->ebicsa);
298d85e8914SBo Shen
299d85e8914SBo Shen /* DDRAM2 Controller initialize */
3000c01c3e8SErik van Luijk ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
301d85e8914SBo Shen }
302d85e8914SBo Shen #endif
303