xref: /rk3399_rockchip-uboot/board/atmel/at91sam9261ek/at91sam9261ek.c (revision 324873e7c268338dd2ba84c1fab4340ab68a312c)
1d99a8ff6SStelian Pop /*
2d99a8ff6SStelian Pop  * (C) Copyright 2007-2008
3c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
4d99a8ff6SStelian Pop  * Lead Tech Design <www.leadtechdesign.com>
5d99a8ff6SStelian Pop  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7d99a8ff6SStelian Pop  */
8d99a8ff6SStelian Pop 
9d99a8ff6SStelian Pop #include <common.h>
10*324873e7SWenyou.Yang@microchip.com #include <debug_uart.h>
11f7aea46dSXu, Hong #include <asm/io.h>
12d99a8ff6SStelian Pop #include <asm/arch/at91sam9261.h>
13d99a8ff6SStelian Pop #include <asm/arch/at91sam9261_matrix.h>
14d99a8ff6SStelian Pop #include <asm/arch/at91sam9_smc.h>
151332a2a0SJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/at91_common.h>
16d99a8ff6SStelian Pop #include <asm/arch/at91_rstc.h>
17dc39ae95SJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/clk.h>
18d99a8ff6SStelian Pop #include <asm/arch/gpio.h>
19820f2a95SStelian Pop #include <lcd.h>
20820f2a95SStelian Pop #include <atmel_lcdc.h>
21d99a8ff6SStelian Pop #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
22d99a8ff6SStelian Pop #include <net.h>
2360f61e6dSRemy Bohmer #include <netdev.h>
24d99a8ff6SStelian Pop #endif
25c62db35dSSimon Glass #include <asm/mach-types.h>
26d99a8ff6SStelian Pop 
27d99a8ff6SStelian Pop DECLARE_GLOBAL_DATA_PTR;
28d99a8ff6SStelian Pop 
29d99a8ff6SStelian Pop /* ------------------------------------------------------------------------- */
30d99a8ff6SStelian Pop /*
31d99a8ff6SStelian Pop  * Miscelaneous platform dependent initialisations
32d99a8ff6SStelian Pop  */
33d99a8ff6SStelian Pop 
34d99a8ff6SStelian Pop #ifdef CONFIG_CMD_NAND
at91sam9261ek_nand_hw_init(void)35d99a8ff6SStelian Pop static void at91sam9261ek_nand_hw_init(void)
36d99a8ff6SStelian Pop {
37f7aea46dSXu, Hong 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
38f7aea46dSXu, Hong 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
39d99a8ff6SStelian Pop 	unsigned long csa;
40d99a8ff6SStelian Pop 
41d99a8ff6SStelian Pop 	/* Enable CS3 */
42f7aea46dSXu, Hong 	csa = readl(&matrix->ebicsa);
43f7aea46dSXu, Hong 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
44f7aea46dSXu, Hong 
45f7aea46dSXu, Hong 	writel(csa, &matrix->ebicsa);
46d99a8ff6SStelian Pop 
47d99a8ff6SStelian Pop 	/* Configure SMC CS3 for NAND/SmartMedia */
485ccc2d99SSedji Gaouaou #ifdef CONFIG_AT91SAM9G10EK
49f7aea46dSXu, Hong 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
50f7aea46dSXu, Hong 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
51f7aea46dSXu, Hong 		&smc->cs[3].setup);
52f7aea46dSXu, Hong 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(7) |
53f7aea46dSXu, Hong 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(7),
54f7aea46dSXu, Hong 		&smc->cs[3].pulse);
55f7aea46dSXu, Hong 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
56f7aea46dSXu, Hong 		&smc->cs[3].cycle);
575ccc2d99SSedji Gaouaou #else
58f7aea46dSXu, Hong 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
59f7aea46dSXu, Hong 		AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
60f7aea46dSXu, Hong 		&smc->cs[3].setup);
61f7aea46dSXu, Hong 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
62f7aea46dSXu, Hong 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
63f7aea46dSXu, Hong 		&smc->cs[3].pulse);
64f7aea46dSXu, Hong 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
65f7aea46dSXu, Hong 		&smc->cs[3].cycle);
665ccc2d99SSedji Gaouaou #endif
67f7aea46dSXu, Hong 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
68f7aea46dSXu, Hong 		       AT91_SMC_MODE_EXNW_DISABLE |
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NAND_DBW_16
70f7aea46dSXu, Hong 		       AT91_SMC_MODE_DBW_16 |
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #else /* CONFIG_SYS_NAND_DBW_8 */
72f7aea46dSXu, Hong 		       AT91_SMC_MODE_DBW_8 |
73d99a8ff6SStelian Pop #endif
74f7aea46dSXu, Hong 		       AT91_SMC_MODE_TDF_CYCLE(2),
75f7aea46dSXu, Hong 		       &smc->cs[3].mode);
76d99a8ff6SStelian Pop 
7770341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOC);
78d99a8ff6SStelian Pop 
79d99a8ff6SStelian Pop 	/* Configure RDY/BSY */
8074c076d6SJean-Christophe PLAGNIOL-VILLARD 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
81d99a8ff6SStelian Pop 
82d99a8ff6SStelian Pop 	/* Enable NandFlash */
8374c076d6SJean-Christophe PLAGNIOL-VILLARD 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
84d99a8ff6SStelian Pop 
85d99a8ff6SStelian Pop 	at91_set_A_periph(AT91_PIN_PC0, 0);	/* NANDOE */
86d99a8ff6SStelian Pop 	at91_set_A_periph(AT91_PIN_PC1, 0);	/* NANDWE */
87d99a8ff6SStelian Pop }
88d99a8ff6SStelian Pop #endif
89d99a8ff6SStelian Pop 
90d99a8ff6SStelian Pop #ifdef CONFIG_DRIVER_DM9000
at91sam9261ek_dm9000_hw_init(void)91d99a8ff6SStelian Pop static void at91sam9261ek_dm9000_hw_init(void)
92d99a8ff6SStelian Pop {
93f7aea46dSXu, Hong 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
94f7aea46dSXu, Hong 
95d99a8ff6SStelian Pop 	/* Configure SMC CS2 for DM9000 */
965ccc2d99SSedji Gaouaou #ifdef CONFIG_AT91SAM9G10EK
97f7aea46dSXu, Hong 	writel(AT91_SMC_SETUP_NWE(3) | AT91_SMC_SETUP_NCS_WR(0) |
98f7aea46dSXu, Hong 		AT91_SMC_SETUP_NRD(3) | AT91_SMC_SETUP_NCS_RD(0),
99f7aea46dSXu, Hong 		&smc->cs[2].setup);
100f7aea46dSXu, Hong 	writel(AT91_SMC_PULSE_NWE(6) | AT91_SMC_PULSE_NCS_WR(8) |
101f7aea46dSXu, Hong 		AT91_SMC_PULSE_NRD(6) | AT91_SMC_PULSE_NCS_RD(8),
102f7aea46dSXu, Hong 		&smc->cs[2].pulse);
103f7aea46dSXu, Hong 	writel(AT91_SMC_CYCLE_NWE(20) | AT91_SMC_CYCLE_NRD(20),
104f7aea46dSXu, Hong 		&smc->cs[2].cycle);
105f7aea46dSXu, Hong 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
106f7aea46dSXu, Hong 		       AT91_SMC_MODE_EXNW_DISABLE |
107f7aea46dSXu, Hong 		       AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
108f7aea46dSXu, Hong 		       AT91_SMC_MODE_TDF_CYCLE(1),
109f7aea46dSXu, Hong 		       &smc->cs[2].mode);
1105ccc2d99SSedji Gaouaou #else
111f7aea46dSXu, Hong 	writel(AT91_SMC_SETUP_NWE(3) | AT91_SMC_SETUP_NCS_WR(0) |
112f7aea46dSXu, Hong 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
113f7aea46dSXu, Hong 		&smc->cs[2].setup);
114f7aea46dSXu, Hong 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
115f7aea46dSXu, Hong 		AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
116f7aea46dSXu, Hong 		&smc->cs[2].pulse);
117f7aea46dSXu, Hong 	writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
118f7aea46dSXu, Hong 		&smc->cs[2].cycle);
119f7aea46dSXu, Hong 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
120f7aea46dSXu, Hong 		       AT91_SMC_MODE_EXNW_DISABLE |
121f7aea46dSXu, Hong 		       AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
122f7aea46dSXu, Hong 		       AT91_SMC_MODE_TDF_CYCLE(1),
123f7aea46dSXu, Hong 		       &smc->cs[2].mode);
1245ccc2d99SSedji Gaouaou #endif
125d99a8ff6SStelian Pop 
126d99a8ff6SStelian Pop 	/* Configure Reset signal as output */
127d99a8ff6SStelian Pop 	at91_set_gpio_output(AT91_PIN_PC10, 0);
128d99a8ff6SStelian Pop 
129d99a8ff6SStelian Pop 	/* Configure Interrupt pin as input, no pull-up */
130d99a8ff6SStelian Pop 	at91_set_gpio_input(AT91_PIN_PC11, 0);
131d99a8ff6SStelian Pop }
132d99a8ff6SStelian Pop #endif
133d99a8ff6SStelian Pop 
134820f2a95SStelian Pop #ifdef CONFIG_LCD
135820f2a95SStelian Pop vidinfo_t panel_info = {
136c346e466SJeroen Hofstee 	.vl_col =		240,
137c346e466SJeroen Hofstee 	.vl_row =		320,
138c346e466SJeroen Hofstee 	.vl_clk =		4965000,
139c346e466SJeroen Hofstee 	.vl_sync =		ATMEL_LCDC_INVLINE_INVERTED |
140820f2a95SStelian Pop 				ATMEL_LCDC_INVFRAME_INVERTED,
141c346e466SJeroen Hofstee 	.vl_bpix =		3,
142c346e466SJeroen Hofstee 	.vl_tft =		1,
143c346e466SJeroen Hofstee 	.vl_hsync_len =		5,
144c346e466SJeroen Hofstee 	.vl_left_margin =	1,
145c346e466SJeroen Hofstee 	.vl_right_margin =	33,
146c346e466SJeroen Hofstee 	.vl_vsync_len =		1,
147c346e466SJeroen Hofstee 	.vl_upper_margin =	1,
148c346e466SJeroen Hofstee 	.vl_lower_margin =	0,
149c346e466SJeroen Hofstee 	.mmio =			ATMEL_BASE_LCDC,
150820f2a95SStelian Pop };
151820f2a95SStelian Pop 
lcd_enable(void)152820f2a95SStelian Pop void lcd_enable(void)
153820f2a95SStelian Pop {
154820f2a95SStelian Pop 	at91_set_gpio_value(AT91_PIN_PA12, 0);  /* power up */
155820f2a95SStelian Pop }
156820f2a95SStelian Pop 
lcd_disable(void)157820f2a95SStelian Pop void lcd_disable(void)
158820f2a95SStelian Pop {
159820f2a95SStelian Pop 	at91_set_gpio_value(AT91_PIN_PA12, 1);  /* power down */
160820f2a95SStelian Pop }
161820f2a95SStelian Pop 
at91sam9261ek_lcd_hw_init(void)162820f2a95SStelian Pop static void at91sam9261ek_lcd_hw_init(void)
163820f2a95SStelian Pop {
164820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB1, 0);	/* LCDHSYNC */
165820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB2, 0);	/* LCDDOTCK */
166820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB3, 0);	/* LCDDEN */
167820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB4, 0);	/* LCDCC */
168820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB7, 0);	/* LCDD2 */
169820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB8, 0);	/* LCDD3 */
170820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB9, 0);	/* LCDD4 */
171820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB10, 0);	/* LCDD5 */
172820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB11, 0);	/* LCDD6 */
173820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB12, 0);	/* LCDD7 */
174820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB15, 0);	/* LCDD10 */
175820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB16, 0);	/* LCDD11 */
176820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB17, 0);	/* LCDD12 */
177820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB18, 0);	/* LCDD13 */
178820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB19, 0);	/* LCDD14 */
179820f2a95SStelian Pop 	at91_set_A_periph(AT91_PIN_PB20, 0);	/* LCDD15 */
180820f2a95SStelian Pop 	at91_set_B_periph(AT91_PIN_PB23, 0);	/* LCDD18 */
181820f2a95SStelian Pop 	at91_set_B_periph(AT91_PIN_PB24, 0);	/* LCDD19 */
182820f2a95SStelian Pop 	at91_set_B_periph(AT91_PIN_PB25, 0);	/* LCDD20 */
183820f2a95SStelian Pop 	at91_set_B_periph(AT91_PIN_PB26, 0);	/* LCDD21 */
184820f2a95SStelian Pop 	at91_set_B_periph(AT91_PIN_PB27, 0);	/* LCDD22 */
185820f2a95SStelian Pop 	at91_set_B_periph(AT91_PIN_PB28, 0);	/* LCDD23 */
186820f2a95SStelian Pop 
18770341e2eSWenyou Yang 	at91_system_clk_enable(AT91_PMC_HCK1);
188820f2a95SStelian Pop 
189f7aea46dSXu, Hong 	/* For 9G10EK, let U-Boot allocate the framebuffer in SDRAM */
190f7aea46dSXu, Hong #ifdef CONFIG_AT91SAM9261EK
191f7aea46dSXu, Hong 	gd->fb_base = ATMEL_BASE_SRAM;
1925ccc2d99SSedji Gaouaou #endif
193820f2a95SStelian Pop }
1946b59e03eSHaavard Skinnemoen 
1956b59e03eSHaavard Skinnemoen #ifdef CONFIG_LCD_INFO
1966b59e03eSHaavard Skinnemoen #include <nand.h>
1976b59e03eSHaavard Skinnemoen #include <version.h>
1986b59e03eSHaavard Skinnemoen 
lcd_show_board_info(void)1996b59e03eSHaavard Skinnemoen void lcd_show_board_info(void)
2006b59e03eSHaavard Skinnemoen {
2016b59e03eSHaavard Skinnemoen 	ulong dram_size, nand_size;
2026b59e03eSHaavard Skinnemoen 	int i;
2036b59e03eSHaavard Skinnemoen 	char temp[32];
2046b59e03eSHaavard Skinnemoen 
2056b59e03eSHaavard Skinnemoen 	lcd_printf ("%s\n", U_BOOT_VERSION);
2066b59e03eSHaavard Skinnemoen 	lcd_printf ("(C) 2008 ATMEL Corp\n");
2076b59e03eSHaavard Skinnemoen 	lcd_printf ("at91support@atmel.com\n");
2086b59e03eSHaavard Skinnemoen 	lcd_printf ("%s CPU at %s MHz\n",
209f7aea46dSXu, Hong 		ATMEL_CPU_NAME,
210dc39ae95SJean-Christophe PLAGNIOL-VILLARD 		strmhz(temp, get_cpu_clk_rate()));
2116b59e03eSHaavard Skinnemoen 
2126b59e03eSHaavard Skinnemoen 	dram_size = 0;
2136b59e03eSHaavard Skinnemoen 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
2146b59e03eSHaavard Skinnemoen 		dram_size += gd->bd->bi_dram[i].size;
2156b59e03eSHaavard Skinnemoen 	nand_size = 0;
2166b59e03eSHaavard Skinnemoen 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
21731f8d39eSGrygorii Strashko 		nand_size += get_nand_dev_by_index(i)->size;
2186b59e03eSHaavard Skinnemoen 	lcd_printf ("  %ld MB SDRAM, %ld MB NAND\n",
2196b59e03eSHaavard Skinnemoen 		dram_size >> 20,
2206b59e03eSHaavard Skinnemoen 		nand_size >> 20 );
2216b59e03eSHaavard Skinnemoen }
2226b59e03eSHaavard Skinnemoen #endif /* CONFIG_LCD_INFO */
223820f2a95SStelian Pop #endif
224820f2a95SStelian Pop 
225*324873e7SWenyou.Yang@microchip.com #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)226*324873e7SWenyou.Yang@microchip.com void board_debug_uart_init(void)
227*324873e7SWenyou.Yang@microchip.com {
228*324873e7SWenyou.Yang@microchip.com 	at91_seriald_hw_init();
229*324873e7SWenyou.Yang@microchip.com }
230*324873e7SWenyou.Yang@microchip.com #endif
231*324873e7SWenyou.Yang@microchip.com 
232*324873e7SWenyou.Yang@microchip.com #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)233*324873e7SWenyou.Yang@microchip.com int board_early_init_f(void)
234*324873e7SWenyou.Yang@microchip.com {
235*324873e7SWenyou.Yang@microchip.com #ifdef CONFIG_DEBUG_UART
236*324873e7SWenyou.Yang@microchip.com 	debug_uart_init();
237*324873e7SWenyou.Yang@microchip.com #endif
238*324873e7SWenyou.Yang@microchip.com 	return 0;
239*324873e7SWenyou.Yang@microchip.com }
240*324873e7SWenyou.Yang@microchip.com #endif
241*324873e7SWenyou.Yang@microchip.com 
board_init(void)242d99a8ff6SStelian Pop int board_init(void)
243d99a8ff6SStelian Pop {
2445ccc2d99SSedji Gaouaou #ifdef CONFIG_AT91SAM9G10EK
2455ccc2d99SSedji Gaouaou 	/* arch number of AT91SAM9G10EK-Board */
2465ccc2d99SSedji Gaouaou 	gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9G10EK;
2475ccc2d99SSedji Gaouaou #else
248d99a8ff6SStelian Pop 	/* arch number of AT91SAM9261EK-Board */
249d99a8ff6SStelian Pop 	gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9261EK;
2505ccc2d99SSedji Gaouaou #endif
251d99a8ff6SStelian Pop 	/* adress of boot parameters */
252f7aea46dSXu, Hong 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
253d99a8ff6SStelian Pop 
254d99a8ff6SStelian Pop #ifdef CONFIG_CMD_NAND
255d99a8ff6SStelian Pop 	at91sam9261ek_nand_hw_init();
256d99a8ff6SStelian Pop #endif
257d99a8ff6SStelian Pop #ifdef CONFIG_DRIVER_DM9000
258d99a8ff6SStelian Pop 	at91sam9261ek_dm9000_hw_init();
259d99a8ff6SStelian Pop #endif
260820f2a95SStelian Pop #ifdef CONFIG_LCD
261820f2a95SStelian Pop 	at91sam9261ek_lcd_hw_init();
262820f2a95SStelian Pop #endif
263d99a8ff6SStelian Pop 	return 0;
264d99a8ff6SStelian Pop }
265d99a8ff6SStelian Pop 
26660f61e6dSRemy Bohmer #ifdef CONFIG_DRIVER_DM9000
board_eth_init(bd_t * bis)26760f61e6dSRemy Bohmer int board_eth_init(bd_t *bis)
26860f61e6dSRemy Bohmer {
26960f61e6dSRemy Bohmer 	return dm9000_initialize(bis);
27060f61e6dSRemy Bohmer }
27160f61e6dSRemy Bohmer #endif
272e8fac25eSWolfgang Denk 
dram_init(void)273d99a8ff6SStelian Pop int dram_init(void)
274d99a8ff6SStelian Pop {
275f7aea46dSXu, Hong 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
276f7aea46dSXu, Hong 		CONFIG_SYS_SDRAM_SIZE);
277f7aea46dSXu, Hong 
278d99a8ff6SStelian Pop 	return 0;
279d99a8ff6SStelian Pop }
280d99a8ff6SStelian Pop 
281d99a8ff6SStelian Pop #ifdef CONFIG_RESET_PHY_R
reset_phy(void)282d99a8ff6SStelian Pop void reset_phy(void)
283d99a8ff6SStelian Pop {
284d99a8ff6SStelian Pop #ifdef CONFIG_DRIVER_DM9000
285d99a8ff6SStelian Pop 	/*
286d99a8ff6SStelian Pop 	 * Initialize ethernet HW addr prior to starting Linux,
287d99a8ff6SStelian Pop 	 * needed for nfsroot
288d99a8ff6SStelian Pop 	 */
289d2eaec60SJoe Hershberger 	eth_init();
290d99a8ff6SStelian Pop #endif
291d99a8ff6SStelian Pop }
292d99a8ff6SStelian Pop #endif
293