1*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* 2*576afd4fSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 3*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 4*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Marius Groeger <mgroeger@sysgo.de> 5*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 6*576afd4fSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 7*576afd4fSJean-Christophe PLAGNIOL-VILLARD * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch> 8*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 9*576afd4fSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003 10*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Texas Instruments, <www.ti.com> 11*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Kshitij Gupta <Kshitij@ti.com> 12*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 13*576afd4fSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2004 14*576afd4fSJean-Christophe PLAGNIOL-VILLARD * ARM Ltd. 15*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Philippe Robin, <philippe.robin@arm.com> 16*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 17*576afd4fSJean-Christophe PLAGNIOL-VILLARD * See file CREDITS for list of people who contributed to this 18*576afd4fSJean-Christophe PLAGNIOL-VILLARD * project. 19*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 20*576afd4fSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 21*576afd4fSJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 22*576afd4fSJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation; either version 2 of 23*576afd4fSJean-Christophe PLAGNIOL-VILLARD * the License, or (at your option) any later version. 24*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 25*576afd4fSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 26*576afd4fSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 27*576afd4fSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 28*576afd4fSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 29*576afd4fSJean-Christophe PLAGNIOL-VILLARD * 30*576afd4fSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 31*576afd4fSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 32*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 33*576afd4fSJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 34*576afd4fSJean-Christophe PLAGNIOL-VILLARD */ 35*576afd4fSJean-Christophe PLAGNIOL-VILLARD 36*576afd4fSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 37*576afd4fSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 38*576afd4fSJean-Christophe PLAGNIOL-VILLARD 39*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* 40*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Initialize PCI Devices, report devices found. 41*576afd4fSJean-Christophe PLAGNIOL-VILLARD */ 42*576afd4fSJean-Christophe PLAGNIOL-VILLARD 43*576afd4fSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_PCI_PNP 44*576afd4fSJean-Christophe PLAGNIOL-VILLARD static struct pci_config_table pci_integrator_config_table[] = { 45*576afd4fSJean-Christophe PLAGNIOL-VILLARD { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x0f, PCI_ANY_ID, 46*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_cfgfunc_config_device, { PCI_ENET0_IOADDR, 47*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_ENET0_MEMADDR, 48*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER }}, 49*576afd4fSJean-Christophe PLAGNIOL-VILLARD { } 50*576afd4fSJean-Christophe PLAGNIOL-VILLARD }; 51*576afd4fSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_PCI_PNP */ 52*576afd4fSJean-Christophe PLAGNIOL-VILLARD 53*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* V3 access routines */ 54*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define _V3Write16(o,v) (*(volatile unsigned short *)(PCI_V3_BASE + (unsigned int)(o)) = (unsigned short)(v)) 55*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define _V3Read16(o) (*(volatile unsigned short *)(PCI_V3_BASE + (unsigned int)(o))) 56*576afd4fSJean-Christophe PLAGNIOL-VILLARD 57*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define _V3Write32(o,v) (*(volatile unsigned int *)(PCI_V3_BASE + (unsigned int)(o)) = (unsigned int)(v)) 58*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define _V3Read32(o) (*(volatile unsigned int *)(PCI_V3_BASE + (unsigned int)(o))) 59*576afd4fSJean-Christophe PLAGNIOL-VILLARD 60*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Compute address necessary to access PCI config space for the given */ 61*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* bus and device. */ 62*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define PCI_CONFIG_ADDRESS( __bus, __devfn, __offset ) ({ \ 63*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned int __address, __devicebit; \ 64*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned short __mapaddress; \ 65*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned int __dev = PCI_DEV (__devfn); /* FIXME to check!! (slot?) */ \ 66*576afd4fSJean-Christophe PLAGNIOL-VILLARD \ 67*576afd4fSJean-Christophe PLAGNIOL-VILLARD if (__bus == 0) { \ 68*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* local bus segment so need a type 0 config cycle */ \ 69*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* build the PCI configuration "address" with one-hot in A31-A11 */ \ 70*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address = PCI_CONFIG_BASE; \ 71*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= ((__devfn & 0x07) << 8); \ 72*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= __offset & 0xFF; \ 73*576afd4fSJean-Christophe PLAGNIOL-VILLARD __mapaddress = 0x000A; /* 101=>config cycle, 0=>A1=A0=0 */ \ 74*576afd4fSJean-Christophe PLAGNIOL-VILLARD __devicebit = (1 << (__dev + 11)); \ 75*576afd4fSJean-Christophe PLAGNIOL-VILLARD \ 76*576afd4fSJean-Christophe PLAGNIOL-VILLARD if ((__devicebit & 0xFF000000) != 0) { \ 77*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* high order bits are handled by the MAP register */ \ 78*576afd4fSJean-Christophe PLAGNIOL-VILLARD __mapaddress |= (__devicebit >> 16); \ 79*576afd4fSJean-Christophe PLAGNIOL-VILLARD } else { \ 80*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* low order bits handled directly in the address */ \ 81*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= __devicebit; \ 82*576afd4fSJean-Christophe PLAGNIOL-VILLARD } \ 83*576afd4fSJean-Christophe PLAGNIOL-VILLARD } else { /* bus !=0 */ \ 84*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* not the local bus segment so need a type 1 config cycle */ \ 85*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* A31-A24 are don't care (so clear to 0) */ \ 86*576afd4fSJean-Christophe PLAGNIOL-VILLARD __mapaddress = 0x000B; /* 101=>config cycle, 1=>A1&A0 from PCI_CFG */ \ 87*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address = PCI_CONFIG_BASE; \ 88*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= ((__bus & 0xFF) << 16); /* bits 23..16 = bus number */ \ 89*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= ((__dev & 0x1F) << 11); /* bits 15..11 = device number */ \ 90*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= ((__devfn & 0x07) << 8); /* bits 10..8 = function number */ \ 91*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address |= __offset & 0xFF; /* bits 7..0 = register number */ \ 92*576afd4fSJean-Christophe PLAGNIOL-VILLARD } \ 93*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3Write16 (V3_LB_MAP1, __mapaddress); \ 94*576afd4fSJean-Christophe PLAGNIOL-VILLARD __address; \ 95*576afd4fSJean-Christophe PLAGNIOL-VILLARD }) 96*576afd4fSJean-Christophe PLAGNIOL-VILLARD 97*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* _V3OpenConfigWindow - open V3 configuration window */ 98*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define _V3OpenConfigWindow() { \ 99*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Set up base0 to see all 512Mbytes of memory space (not */ \ 100*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* prefetchable), this frees up base1 for re-use by configuration*/ \ 101*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* memory */ \ 102*576afd4fSJean-Christophe PLAGNIOL-VILLARD \ 103*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3Write32 (V3_LB_BASE0, ((INTEGRATOR_PCI_BASE & 0xFFF00000) | \ 104*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x90 | V3_LB_BASE_M_ENABLE)); \ 105*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Set up base1 to point into configuration space, note that MAP1 */ \ 106*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* register is set up by pciMakeConfigAddress(). */ \ 107*576afd4fSJean-Christophe PLAGNIOL-VILLARD \ 108*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3Write32 (V3_LB_BASE1, ((CPU_PCI_CNFG_ADRS & 0xFFF00000) | \ 109*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x40 | V3_LB_BASE_M_ENABLE)); \ 110*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 111*576afd4fSJean-Christophe PLAGNIOL-VILLARD 112*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* _V3CloseConfigWindow - close V3 configuration window */ 113*576afd4fSJean-Christophe PLAGNIOL-VILLARD #define _V3CloseConfigWindow() { \ 114*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Reassign base1 for use by prefetchable PCI memory */ \ 115*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3Write32 (V3_LB_BASE1, (((INTEGRATOR_PCI_BASE + 0x10000000) & 0xFFF00000) \ 116*576afd4fSJean-Christophe PLAGNIOL-VILLARD | 0x84 | V3_LB_BASE_M_ENABLE)); \ 117*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3Write16 (V3_LB_MAP1, \ 118*576afd4fSJean-Christophe PLAGNIOL-VILLARD (((INTEGRATOR_PCI_BASE + 0x10000000) & 0xFFF00000) >> 16) | 0x0006); \ 119*576afd4fSJean-Christophe PLAGNIOL-VILLARD \ 120*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* And shrink base0 back to a 256M window (NOTE: MAP0 already correct) */ \ 121*576afd4fSJean-Christophe PLAGNIOL-VILLARD \ 122*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3Write32 (V3_LB_BASE0, ((INTEGRATOR_PCI_BASE & 0xFFF00000) | \ 123*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x80 | V3_LB_BASE_M_ENABLE)); \ 124*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 125*576afd4fSJean-Christophe PLAGNIOL-VILLARD 126*576afd4fSJean-Christophe PLAGNIOL-VILLARD static int pci_integrator_read_byte (struct pci_controller *hose, pci_dev_t dev, 127*576afd4fSJean-Christophe PLAGNIOL-VILLARD int offset, unsigned char *val) 128*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 129*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3OpenConfigWindow (); 130*576afd4fSJean-Christophe PLAGNIOL-VILLARD *val = *(volatile unsigned char *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 131*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 132*576afd4fSJean-Christophe PLAGNIOL-VILLARD offset); 133*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3CloseConfigWindow (); 134*576afd4fSJean-Christophe PLAGNIOL-VILLARD 135*576afd4fSJean-Christophe PLAGNIOL-VILLARD return 0; 136*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 137*576afd4fSJean-Christophe PLAGNIOL-VILLARD 138*576afd4fSJean-Christophe PLAGNIOL-VILLARD static int pci_integrator_read__word (struct pci_controller *hose, 139*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_dev_t dev, int offset, 140*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned short *val) 141*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 142*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3OpenConfigWindow (); 143*576afd4fSJean-Christophe PLAGNIOL-VILLARD *val = *(volatile unsigned short *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 144*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 145*576afd4fSJean-Christophe PLAGNIOL-VILLARD offset); 146*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3CloseConfigWindow (); 147*576afd4fSJean-Christophe PLAGNIOL-VILLARD 148*576afd4fSJean-Christophe PLAGNIOL-VILLARD return 0; 149*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 150*576afd4fSJean-Christophe PLAGNIOL-VILLARD 151*576afd4fSJean-Christophe PLAGNIOL-VILLARD static int pci_integrator_read_dword (struct pci_controller *hose, 152*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_dev_t dev, int offset, 153*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned int *val) 154*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 155*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3OpenConfigWindow (); 156*576afd4fSJean-Christophe PLAGNIOL-VILLARD *val = *(volatile unsigned short *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 157*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 158*576afd4fSJean-Christophe PLAGNIOL-VILLARD offset); 159*576afd4fSJean-Christophe PLAGNIOL-VILLARD *val |= (*(volatile unsigned int *) 160*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_CONFIG_ADDRESS (PCI_BUS (dev), PCI_FUNC (dev), 161*576afd4fSJean-Christophe PLAGNIOL-VILLARD (offset + 2))) << 16; 162*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3CloseConfigWindow (); 163*576afd4fSJean-Christophe PLAGNIOL-VILLARD 164*576afd4fSJean-Christophe PLAGNIOL-VILLARD return 0; 165*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 166*576afd4fSJean-Christophe PLAGNIOL-VILLARD 167*576afd4fSJean-Christophe PLAGNIOL-VILLARD static int pci_integrator_write_byte (struct pci_controller *hose, 168*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_dev_t dev, int offset, 169*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned char val) 170*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 171*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3OpenConfigWindow (); 172*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned char *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 173*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 174*576afd4fSJean-Christophe PLAGNIOL-VILLARD offset) = val; 175*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3CloseConfigWindow (); 176*576afd4fSJean-Christophe PLAGNIOL-VILLARD 177*576afd4fSJean-Christophe PLAGNIOL-VILLARD return 0; 178*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 179*576afd4fSJean-Christophe PLAGNIOL-VILLARD 180*576afd4fSJean-Christophe PLAGNIOL-VILLARD static int pci_integrator_write_word (struct pci_controller *hose, 181*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_dev_t dev, int offset, 182*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned short val) 183*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 184*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3OpenConfigWindow (); 185*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 186*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 187*576afd4fSJean-Christophe PLAGNIOL-VILLARD offset) = val; 188*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3CloseConfigWindow (); 189*576afd4fSJean-Christophe PLAGNIOL-VILLARD 190*576afd4fSJean-Christophe PLAGNIOL-VILLARD return 0; 191*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 192*576afd4fSJean-Christophe PLAGNIOL-VILLARD 193*576afd4fSJean-Christophe PLAGNIOL-VILLARD static int pci_integrator_write_dword (struct pci_controller *hose, 194*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_dev_t dev, int offset, 195*576afd4fSJean-Christophe PLAGNIOL-VILLARD unsigned int val) 196*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 197*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3OpenConfigWindow (); 198*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 199*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 200*576afd4fSJean-Christophe PLAGNIOL-VILLARD offset) = (val & 0xFFFF); 201*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) PCI_CONFIG_ADDRESS (PCI_BUS (dev), 202*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_FUNC (dev), 203*576afd4fSJean-Christophe PLAGNIOL-VILLARD (offset + 2)) = ((val >> 16) & 0xFFFF); 204*576afd4fSJean-Christophe PLAGNIOL-VILLARD _V3CloseConfigWindow (); 205*576afd4fSJean-Christophe PLAGNIOL-VILLARD 206*576afd4fSJean-Christophe PLAGNIOL-VILLARD return 0; 207*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 208*576afd4fSJean-Christophe PLAGNIOL-VILLARD /****************************** 209*576afd4fSJean-Christophe PLAGNIOL-VILLARD * PCI initialisation 210*576afd4fSJean-Christophe PLAGNIOL-VILLARD ******************************/ 211*576afd4fSJean-Christophe PLAGNIOL-VILLARD 212*576afd4fSJean-Christophe PLAGNIOL-VILLARD struct pci_controller integrator_hose = { 213*576afd4fSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_PCI_PNP 214*576afd4fSJean-Christophe PLAGNIOL-VILLARD config_table: pci_integrator_config_table, 215*576afd4fSJean-Christophe PLAGNIOL-VILLARD #endif 216*576afd4fSJean-Christophe PLAGNIOL-VILLARD }; 217*576afd4fSJean-Christophe PLAGNIOL-VILLARD 218*576afd4fSJean-Christophe PLAGNIOL-VILLARD void pci_init_board (void) 219*576afd4fSJean-Christophe PLAGNIOL-VILLARD { 220*576afd4fSJean-Christophe PLAGNIOL-VILLARD volatile int i, j; 221*576afd4fSJean-Christophe PLAGNIOL-VILLARD struct pci_controller *hose = &integrator_hose; 222*576afd4fSJean-Christophe PLAGNIOL-VILLARD 223*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* setting this register will take the V3 out of reset */ 224*576afd4fSJean-Christophe PLAGNIOL-VILLARD 225*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (INTEGRATOR_SC_PCIENABLE) = 1; 226*576afd4fSJean-Christophe PLAGNIOL-VILLARD 227*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* wait a few usecs to settle the device and the PCI bus */ 228*576afd4fSJean-Christophe PLAGNIOL-VILLARD 229*576afd4fSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 100; i++) 230*576afd4fSJean-Christophe PLAGNIOL-VILLARD j = i + 1; 231*576afd4fSJean-Christophe PLAGNIOL-VILLARD 232*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Now write the Base I/O Address Word to V3_BASE + 0x6C */ 233*576afd4fSJean-Christophe PLAGNIOL-VILLARD 234*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_LB_IO_BASE) = 235*576afd4fSJean-Christophe PLAGNIOL-VILLARD (unsigned short) (V3_BASE >> 16); 236*576afd4fSJean-Christophe PLAGNIOL-VILLARD 237*576afd4fSJean-Christophe PLAGNIOL-VILLARD do { 238*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned char *) (V3_BASE + V3_MAIL_DATA) = 0xAA; 239*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned char *) (V3_BASE + V3_MAIL_DATA + 4) = 240*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x55; 241*576afd4fSJean-Christophe PLAGNIOL-VILLARD } while (*(volatile unsigned char *) (V3_BASE + V3_MAIL_DATA) != 0xAA 242*576afd4fSJean-Christophe PLAGNIOL-VILLARD || *(volatile unsigned char *) (V3_BASE + V3_MAIL_DATA + 243*576afd4fSJean-Christophe PLAGNIOL-VILLARD 4) != 0x55); 244*576afd4fSJean-Christophe PLAGNIOL-VILLARD 245*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Make sure that V3 register access is not locked, if it is, unlock it */ 246*576afd4fSJean-Christophe PLAGNIOL-VILLARD 247*576afd4fSJean-Christophe PLAGNIOL-VILLARD if ((*(volatile unsigned short *) (V3_BASE + V3_SYSTEM) & 248*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_SYSTEM_M_LOCK) 249*576afd4fSJean-Christophe PLAGNIOL-VILLARD == V3_SYSTEM_M_LOCK) 250*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_SYSTEM) = 0xA05F; 251*576afd4fSJean-Christophe PLAGNIOL-VILLARD 252*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Ensure that the slave accesses from PCI are disabled while we */ 253*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* setup windows */ 254*576afd4fSJean-Christophe PLAGNIOL-VILLARD 255*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_PCI_CMD) &= 256*576afd4fSJean-Christophe PLAGNIOL-VILLARD ~(V3_COMMAND_M_MEM_EN | V3_COMMAND_M_IO_EN); 257*576afd4fSJean-Christophe PLAGNIOL-VILLARD 258*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Clear RST_OUT to 0; keep the PCI bus in reset until we've finished */ 259*576afd4fSJean-Christophe PLAGNIOL-VILLARD 260*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_SYSTEM) &= 261*576afd4fSJean-Christophe PLAGNIOL-VILLARD ~V3_SYSTEM_M_RST_OUT; 262*576afd4fSJean-Christophe PLAGNIOL-VILLARD 263*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Make all accesses from PCI space retry until we're ready for them */ 264*576afd4fSJean-Christophe PLAGNIOL-VILLARD 265*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_PCI_CFG) |= 266*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_PCI_CFG_M_RETRY_EN; 267*576afd4fSJean-Christophe PLAGNIOL-VILLARD 268*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Set up any V3 PCI Configuration Registers that we absolutely have to */ 269*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* LB_CFG controls Local Bus protocol. */ 270*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Enable LocalBus byte strobes for READ accesses too. */ 271*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* set bit 7 BE_IMODE and bit 6 BE_OMODE */ 272*576afd4fSJean-Christophe PLAGNIOL-VILLARD 273*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_LB_CFG) |= 0x0C0; 274*576afd4fSJean-Christophe PLAGNIOL-VILLARD 275*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI_CMD controls overall PCI operation. */ 276*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Enable PCI bus master. */ 277*576afd4fSJean-Christophe PLAGNIOL-VILLARD 278*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_PCI_CMD) |= 0x04; 279*576afd4fSJean-Christophe PLAGNIOL-VILLARD 280*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI_MAP0 controls where the PCI to CPU memory window is on Local Bus */ 281*576afd4fSJean-Christophe PLAGNIOL-VILLARD 282*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (V3_BASE + V3_PCI_MAP0) = 283*576afd4fSJean-Christophe PLAGNIOL-VILLARD (INTEGRATOR_BOOT_ROM_BASE) | (V3_PCI_MAP_M_ADR_SIZE_512M | 284*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_PCI_MAP_M_REG_EN | 285*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_PCI_MAP_M_ENABLE); 286*576afd4fSJean-Christophe PLAGNIOL-VILLARD 287*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI_BASE0 is the PCI address of the start of the window */ 288*576afd4fSJean-Christophe PLAGNIOL-VILLARD 289*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (V3_BASE + V3_PCI_BASE0) = 290*576afd4fSJean-Christophe PLAGNIOL-VILLARD INTEGRATOR_BOOT_ROM_BASE; 291*576afd4fSJean-Christophe PLAGNIOL-VILLARD 292*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI_MAP1 is LOCAL address of the start of the window */ 293*576afd4fSJean-Christophe PLAGNIOL-VILLARD 294*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (V3_BASE + V3_PCI_MAP1) = 295*576afd4fSJean-Christophe PLAGNIOL-VILLARD (INTEGRATOR_HDR0_SDRAM_BASE) | (V3_PCI_MAP_M_ADR_SIZE_1024M | 296*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_PCI_MAP_M_REG_EN | 297*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_PCI_MAP_M_ENABLE); 298*576afd4fSJean-Christophe PLAGNIOL-VILLARD 299*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI_BASE1 is the PCI address of the start of the window */ 300*576afd4fSJean-Christophe PLAGNIOL-VILLARD 301*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (V3_BASE + V3_PCI_BASE1) = 302*576afd4fSJean-Christophe PLAGNIOL-VILLARD INTEGRATOR_HDR0_SDRAM_BASE; 303*576afd4fSJean-Christophe PLAGNIOL-VILLARD 304*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Set up the windows from local bus memory into PCI configuration, */ 305*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* I/O and Memory. */ 306*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI I/O, LB_BASE2 and LB_MAP2 are used exclusively for this. */ 307*576afd4fSJean-Christophe PLAGNIOL-VILLARD 308*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_LB_BASE2) = 309*576afd4fSJean-Christophe PLAGNIOL-VILLARD ((CPU_PCI_IO_ADRS >> 24) << 8) | V3_LB_BASE_M_ENABLE; 310*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_LB_MAP2) = 0; 311*576afd4fSJean-Christophe PLAGNIOL-VILLARD 312*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI Configuration, use LB_BASE1/LB_MAP1. */ 313*576afd4fSJean-Christophe PLAGNIOL-VILLARD 314*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI Memory use LB_BASE0/LB_MAP0 and LB_BASE1/LB_MAP1 */ 315*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Map first 256Mbytes as non-prefetchable via BASE0/MAP0 */ 316*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* (INTEGRATOR_PCI_BASE == PCI_MEM_BASE) */ 317*576afd4fSJean-Christophe PLAGNIOL-VILLARD 318*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (V3_BASE + V3_LB_BASE0) = 319*576afd4fSJean-Christophe PLAGNIOL-VILLARD INTEGRATOR_PCI_BASE | (0x80 | V3_LB_BASE_M_ENABLE); 320*576afd4fSJean-Christophe PLAGNIOL-VILLARD 321*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_LB_MAP0) = 322*576afd4fSJean-Christophe PLAGNIOL-VILLARD ((INTEGRATOR_PCI_BASE >> 20) << 0x4) | 0x0006; 323*576afd4fSJean-Christophe PLAGNIOL-VILLARD 324*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Map second 256 Mbytes as prefetchable via BASE1/MAP1 */ 325*576afd4fSJean-Christophe PLAGNIOL-VILLARD 326*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned int *) (V3_BASE + V3_LB_BASE1) = 327*576afd4fSJean-Christophe PLAGNIOL-VILLARD INTEGRATOR_PCI_BASE | (0x84 | V3_LB_BASE_M_ENABLE); 328*576afd4fSJean-Christophe PLAGNIOL-VILLARD 329*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_LB_MAP1) = 330*576afd4fSJean-Christophe PLAGNIOL-VILLARD (((INTEGRATOR_PCI_BASE + 0x10000000) >> 20) << 4) | 0x0006; 331*576afd4fSJean-Christophe PLAGNIOL-VILLARD 332*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Allow accesses to PCI Configuration space */ 333*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* and set up A1, A0 for type 1 config cycles */ 334*576afd4fSJean-Christophe PLAGNIOL-VILLARD 335*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_PCI_CFG) = 336*576afd4fSJean-Christophe PLAGNIOL-VILLARD ((*(volatile unsigned short *) (V3_BASE + V3_PCI_CFG)) & 337*576afd4fSJean-Christophe PLAGNIOL-VILLARD ~(V3_PCI_CFG_M_RETRY_EN | V3_PCI_CFG_M_AD_LOW1)) | 338*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_PCI_CFG_M_AD_LOW0; 339*576afd4fSJean-Christophe PLAGNIOL-VILLARD 340*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* now we can allow in PCI MEMORY accesses */ 341*576afd4fSJean-Christophe PLAGNIOL-VILLARD 342*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_PCI_CMD) = 343*576afd4fSJean-Christophe PLAGNIOL-VILLARD (*(volatile unsigned short *) (V3_BASE + V3_PCI_CMD)) | 344*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_COMMAND_M_MEM_EN; 345*576afd4fSJean-Christophe PLAGNIOL-VILLARD 346*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* Set RST_OUT to take the PCI bus is out of reset, PCI devices can */ 347*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* initialise and lock the V3 system register so that no one else */ 348*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* can play with it */ 349*576afd4fSJean-Christophe PLAGNIOL-VILLARD 350*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_SYSTEM) = 351*576afd4fSJean-Christophe PLAGNIOL-VILLARD (*(volatile unsigned short *) (V3_BASE + V3_SYSTEM)) | 352*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_SYSTEM_M_RST_OUT; 353*576afd4fSJean-Christophe PLAGNIOL-VILLARD 354*576afd4fSJean-Christophe PLAGNIOL-VILLARD *(volatile unsigned short *) (V3_BASE + V3_SYSTEM) = 355*576afd4fSJean-Christophe PLAGNIOL-VILLARD (*(volatile unsigned short *) (V3_BASE + V3_SYSTEM)) | 356*576afd4fSJean-Christophe PLAGNIOL-VILLARD V3_SYSTEM_M_LOCK; 357*576afd4fSJean-Christophe PLAGNIOL-VILLARD 358*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* 359*576afd4fSJean-Christophe PLAGNIOL-VILLARD * Register the hose 360*576afd4fSJean-Christophe PLAGNIOL-VILLARD */ 361*576afd4fSJean-Christophe PLAGNIOL-VILLARD hose->first_busno = 0; 362*576afd4fSJean-Christophe PLAGNIOL-VILLARD hose->last_busno = 0xff; 363*576afd4fSJean-Christophe PLAGNIOL-VILLARD 364*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* System memory space */ 365*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_set_region (hose->regions + 0, 366*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x00000000, 0x40000000, 0x01000000, 367*576afd4fSJean-Christophe PLAGNIOL-VILLARD PCI_REGION_MEM | PCI_REGION_SYS_MEMORY); 368*576afd4fSJean-Christophe PLAGNIOL-VILLARD 369*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI Memory - config space */ 370*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_set_region (hose->regions + 1, 371*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x00000000, 0x62000000, 0x01000000, PCI_REGION_MEM); 372*576afd4fSJean-Christophe PLAGNIOL-VILLARD 373*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI V3 regs */ 374*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_set_region (hose->regions + 2, 375*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x00000000, 0x61000000, 0x00080000, PCI_REGION_MEM); 376*576afd4fSJean-Christophe PLAGNIOL-VILLARD 377*576afd4fSJean-Christophe PLAGNIOL-VILLARD /* PCI I/O space */ 378*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_set_region (hose->regions + 3, 379*576afd4fSJean-Christophe PLAGNIOL-VILLARD 0x00000000, 0x60000000, 0x00010000, PCI_REGION_IO); 380*576afd4fSJean-Christophe PLAGNIOL-VILLARD 381*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_set_ops (hose, 382*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_integrator_read_byte, 383*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_integrator_read__word, 384*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_integrator_read_dword, 385*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_integrator_write_byte, 386*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_integrator_write_word, pci_integrator_write_dword); 387*576afd4fSJean-Christophe PLAGNIOL-VILLARD 388*576afd4fSJean-Christophe PLAGNIOL-VILLARD hose->region_count = 4; 389*576afd4fSJean-Christophe PLAGNIOL-VILLARD 390*576afd4fSJean-Christophe PLAGNIOL-VILLARD pci_register_hose (hose); 391*576afd4fSJean-Christophe PLAGNIOL-VILLARD 392*576afd4fSJean-Christophe PLAGNIOL-VILLARD pciauto_config_init (hose); 393*576afd4fSJean-Christophe PLAGNIOL-VILLARD pciauto_config_device (hose, 0); 394*576afd4fSJean-Christophe PLAGNIOL-VILLARD 395*576afd4fSJean-Christophe PLAGNIOL-VILLARD hose->last_busno = pci_hose_scan (hose); 396*576afd4fSJean-Christophe PLAGNIOL-VILLARD } 397