xref: /rk3399_rockchip-uboot/board/aristainetos/clocks.cfg (revision 5a1095a830299aef8dd32495e505e92ab1749e89)
1*e379c039SHeiko Schocher/*
2*e379c039SHeiko Schocher * Copyright (C) 2013 Boundary Devices
3*e379c039SHeiko Schocher *
4*e379c039SHeiko Schocher * SPDX-License-Identifier:	GPL-2.0+
5*e379c039SHeiko Schocher *
6*e379c039SHeiko Schocher * Device Configuration Data (DCD)
7*e379c039SHeiko Schocher *
8*e379c039SHeiko Schocher * Each entry must have the format:
9*e379c039SHeiko Schocher * Addr-type           Address        Value
10*e379c039SHeiko Schocher *
11*e379c039SHeiko Schocher * where:
12*e379c039SHeiko Schocher *      Addr-type register length (1,2 or 4 bytes)
13*e379c039SHeiko Schocher *      Address   absolute address of the register
14*e379c039SHeiko Schocher *      value     value to be stored in the register
15*e379c039SHeiko Schocher */
16*e379c039SHeiko Schocher
17*e379c039SHeiko Schocher/* set the default clock gate to save power */
18*e379c039SHeiko SchocherDATA 4, CCM_CCGR0, 0x00c03f3f
19*e379c039SHeiko SchocherDATA 4, CCM_CCGR1, 0x0030fcff
20*e379c039SHeiko SchocherDATA 4, CCM_CCGR2, 0x0fffcfc0
21*e379c039SHeiko SchocherDATA 4, CCM_CCGR3, 0x3ff0300f
22*e379c039SHeiko SchocherDATA 4, CCM_CCGR4, 0xfffff30c /* enable NAND/GPMI/BCH clocks */
23*e379c039SHeiko SchocherDATA 4, CCM_CCGR5, 0x0f0000c3
24*e379c039SHeiko SchocherDATA 4, CCM_CCGR6, 0x000003ff
25