xref: /rk3399_rockchip-uboot/board/aristainetos/aristainetos-v2.c (revision 00caae6d47645e68d6e5277aceb69592b49381a6)
17254d92eSHeiko Schocher /*
27254d92eSHeiko Schocher  * (C) Copyright 2015
37254d92eSHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
47254d92eSHeiko Schocher  *
57254d92eSHeiko Schocher  * Based on:
67254d92eSHeiko Schocher  * Copyright (C) 2012 Freescale Semiconductor, Inc.
77254d92eSHeiko Schocher  *
87254d92eSHeiko Schocher  * Author: Fabio Estevam <fabio.estevam@freescale.com>
97254d92eSHeiko Schocher  *
107254d92eSHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
117254d92eSHeiko Schocher  */
127254d92eSHeiko Schocher 
137254d92eSHeiko Schocher #include <asm/arch/clock.h>
147254d92eSHeiko Schocher #include <asm/arch/imx-regs.h>
157254d92eSHeiko Schocher #include <asm/arch/iomux.h>
167254d92eSHeiko Schocher #include <asm/arch/mx6-pins.h>
171221ce45SMasahiro Yamada #include <linux/errno.h>
187254d92eSHeiko Schocher #include <asm/gpio.h>
19552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
20552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
21552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
22552a848eSStefano Babic #include <asm/mach-imx/video.h>
237254d92eSHeiko Schocher #include <mmc.h>
247254d92eSHeiko Schocher #include <fsl_esdhc.h>
257254d92eSHeiko Schocher #include <miiphy.h>
267254d92eSHeiko Schocher #include <netdev.h>
277254d92eSHeiko Schocher #include <asm/arch/mxc_hdmi.h>
287254d92eSHeiko Schocher #include <asm/arch/crm_regs.h>
297254d92eSHeiko Schocher #include <linux/fb.h>
307254d92eSHeiko Schocher #include <ipu_pixfmt.h>
317254d92eSHeiko Schocher #include <asm/io.h>
327254d92eSHeiko Schocher #include <asm/arch/sys_proto.h>
337254d92eSHeiko Schocher #include <pwm.h>
347254d92eSHeiko Schocher #include <micrel.h>
357254d92eSHeiko Schocher #include <spi.h>
367254d92eSHeiko Schocher #include <video.h>
377254d92eSHeiko Schocher #include <../drivers/video/ipu.h>
387254d92eSHeiko Schocher #if defined(CONFIG_VIDEO_BMP_LOGO)
397254d92eSHeiko Schocher 	#include <bmp_logo.h>
407254d92eSHeiko Schocher #endif
417254d92eSHeiko Schocher 
427254d92eSHeiko Schocher #define USDHC2_PAD_CTRL (PAD_CTL_SPEED_LOW |			\
437254d92eSHeiko Schocher 	PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
447254d92eSHeiko Schocher 
459627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
469627084cSHeiko Schocher 	/* 4.3 display controller */
479627084cSHeiko Schocher 	#define ECSPI1_CS0		IMX_GPIO_NR(4, 9)
487254d92eSHeiko Schocher 	#define ECSPI4_CS0		IMX_GPIO_NR(3, 29)
499627084cSHeiko Schocher #elif (CONFIG_SYS_BOARD_VERSION == 3)
509627084cSHeiko Schocher 	#define ECSPI1_CS0		IMX_GPIO_NR(2, 30)   /* NOR flash */
519627084cSHeiko Schocher 	/* 4.3 display controller */
529627084cSHeiko Schocher 	#define ECSPI1_CS1		IMX_GPIO_NR(4, 10)
539627084cSHeiko Schocher #endif
549627084cSHeiko Schocher 
557254d92eSHeiko Schocher #define SOFT_RESET_GPIO		IMX_GPIO_NR(7, 13)
567254d92eSHeiko Schocher #define SD2_DRIVER_ENABLE	IMX_GPIO_NR(7, 8)
577254d92eSHeiko Schocher 
587254d92eSHeiko Schocher struct i2c_pads_info i2c_pad_info3 = {
597254d92eSHeiko Schocher 	.scl = {
607254d92eSHeiko Schocher 		.i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL | PC,
617254d92eSHeiko Schocher 		.gpio_mode = MX6_PAD_GPIO_5__GPIO1_IO05 | PC,
627254d92eSHeiko Schocher 		.gp = IMX_GPIO_NR(1, 5)
637254d92eSHeiko Schocher 	},
647254d92eSHeiko Schocher 	.sda = {
657254d92eSHeiko Schocher 		.i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | PC,
667254d92eSHeiko Schocher 		.gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | PC,
677254d92eSHeiko Schocher 		.gp = IMX_GPIO_NR(1, 6)
687254d92eSHeiko Schocher 	}
697254d92eSHeiko Schocher };
707254d92eSHeiko Schocher 
717254d92eSHeiko Schocher struct i2c_pads_info i2c_pad_info4 = {
727254d92eSHeiko Schocher 	.scl = {
737254d92eSHeiko Schocher 		.i2c_mode = MX6_PAD_GPIO_7__I2C4_SCL | PC,
747254d92eSHeiko Schocher 		.gpio_mode = MX6_PAD_GPIO_7__GPIO1_IO07 | PC,
757254d92eSHeiko Schocher 		.gp = IMX_GPIO_NR(1, 7)
767254d92eSHeiko Schocher 	},
777254d92eSHeiko Schocher 	.sda = {
787254d92eSHeiko Schocher 		.i2c_mode = MX6_PAD_GPIO_8__I2C4_SDA | PC,
797254d92eSHeiko Schocher 		.gpio_mode = MX6_PAD_GPIO_8__GPIO1_IO08 | PC,
807254d92eSHeiko Schocher 		.gp = IMX_GPIO_NR(1, 8)
817254d92eSHeiko Schocher 	}
827254d92eSHeiko Schocher };
837254d92eSHeiko Schocher 
847254d92eSHeiko Schocher iomux_v3_cfg_t const uart1_pads[] = {
857254d92eSHeiko Schocher 	MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
867254d92eSHeiko Schocher 	MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
877254d92eSHeiko Schocher 	MX6_PAD_EIM_D19__UART1_CTS_B    | MUX_PAD_CTRL(UART_PAD_CTRL),
887254d92eSHeiko Schocher 	MX6_PAD_EIM_D20__UART1_RTS_B    | MUX_PAD_CTRL(UART_PAD_CTRL),
897254d92eSHeiko Schocher };
907254d92eSHeiko Schocher 
917254d92eSHeiko Schocher iomux_v3_cfg_t const uart2_pads[] = {
927254d92eSHeiko Schocher 	MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
937254d92eSHeiko Schocher 	MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
947254d92eSHeiko Schocher };
957254d92eSHeiko Schocher 
967254d92eSHeiko Schocher iomux_v3_cfg_t const uart3_pads[] = {
977254d92eSHeiko Schocher 	MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
987254d92eSHeiko Schocher 	MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
997254d92eSHeiko Schocher 	MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
1007254d92eSHeiko Schocher 	MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
1017254d92eSHeiko Schocher };
1027254d92eSHeiko Schocher 
1037254d92eSHeiko Schocher iomux_v3_cfg_t const uart4_pads[] = {
1047254d92eSHeiko Schocher 	MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
1057254d92eSHeiko Schocher 	MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
1067254d92eSHeiko Schocher };
1077254d92eSHeiko Schocher 
1087254d92eSHeiko Schocher iomux_v3_cfg_t const gpio_pads[] = {
1097254d92eSHeiko Schocher 	/* LED enable*/
1107254d92eSHeiko Schocher 	MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
1117254d92eSHeiko Schocher 	/* LED yellow */
1127254d92eSHeiko Schocher 	MX6_PAD_NANDF_CS3__GPIO6_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL),
1137254d92eSHeiko Schocher 	/* LED red */
1149627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
1157254d92eSHeiko Schocher 	MX6_PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
1169627084cSHeiko Schocher #elif (CONFIG_SYS_BOARD_VERSION == 3)
1179627084cSHeiko Schocher 	MX6_PAD_EIM_WAIT__GPIO5_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
1189627084cSHeiko Schocher #endif
1197254d92eSHeiko Schocher 	/* LED green */
1207254d92eSHeiko Schocher 	MX6_PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
1217254d92eSHeiko Schocher 	/* LED blue */
1227254d92eSHeiko Schocher 	MX6_PAD_EIM_EB1__GPIO2_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
1237254d92eSHeiko Schocher 	/* spi flash WP protect */
1247254d92eSHeiko Schocher 	MX6_PAD_SD4_DAT7__GPIO2_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
1257254d92eSHeiko Schocher 	/* spi CS 0 */
1267254d92eSHeiko Schocher 	MX6_PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
1277254d92eSHeiko Schocher 	/* spi bus #2 SS driver enable */
1287254d92eSHeiko Schocher 	MX6_PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL),
1297254d92eSHeiko Schocher 	/* RST_LOC# PHY reset input (has pull-down!)*/
1307254d92eSHeiko Schocher 	MX6_PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL),
1317254d92eSHeiko Schocher 	/* SD 2 level shifter output enable */
1327254d92eSHeiko Schocher 	MX6_PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL),
1337254d92eSHeiko Schocher 	/* SD1 card detect input */
1347254d92eSHeiko Schocher 	MX6_PAD_ENET_RXD0__GPIO1_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL),
1357254d92eSHeiko Schocher 	/* SD1 write protect input */
1367254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN4__GPIO4_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL),
1377254d92eSHeiko Schocher 	/* SD2 card detect input */
1387254d92eSHeiko Schocher 	MX6_PAD_GPIO_19__GPIO4_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
1397254d92eSHeiko Schocher 	/* SD2 write protect input */
1407254d92eSHeiko Schocher 	MX6_PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
1417254d92eSHeiko Schocher 	/* Touchscreen IRQ */
1427254d92eSHeiko Schocher 	MX6_PAD_SD4_DAT1__GPIO2_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
1437254d92eSHeiko Schocher };
1447254d92eSHeiko Schocher 
1457254d92eSHeiko Schocher static iomux_v3_cfg_t const misc_pads[] = {
1467254d92eSHeiko Schocher 	/* USB_OTG_ID = GPIO1_24*/
1477254d92eSHeiko Schocher 	MX6_PAD_ENET_RX_ER__USB_OTG_ID		| MUX_PAD_CTRL(NO_PAD_CTRL),
1487254d92eSHeiko Schocher 	/* H1 Power enable = GPIO1_0*/
1497254d92eSHeiko Schocher 	MX6_PAD_GPIO_0__USB_H1_PWR		| MUX_PAD_CTRL(NO_PAD_CTRL),
1507254d92eSHeiko Schocher 	/* OTG Power enable = GPIO4_15*/
1517254d92eSHeiko Schocher 	MX6_PAD_KEY_ROW4__USB_OTG_PWR		| MUX_PAD_CTRL(NO_PAD_CTRL),
1527254d92eSHeiko Schocher };
1537254d92eSHeiko Schocher 
1547254d92eSHeiko Schocher iomux_v3_cfg_t const enet_pads[] = {
1557254d92eSHeiko Schocher 	MX6_PAD_ENET_MDIO__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL),
1567254d92eSHeiko Schocher 	MX6_PAD_ENET_MDC__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
1577254d92eSHeiko Schocher 	MX6_PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1587254d92eSHeiko Schocher 	MX6_PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1597254d92eSHeiko Schocher 	MX6_PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1607254d92eSHeiko Schocher 	MX6_PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1617254d92eSHeiko Schocher 	MX6_PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1627254d92eSHeiko Schocher 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1637254d92eSHeiko Schocher 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1647254d92eSHeiko Schocher 	MX6_PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1657254d92eSHeiko Schocher 	MX6_PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1667254d92eSHeiko Schocher 	MX6_PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1677254d92eSHeiko Schocher 	MX6_PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1687254d92eSHeiko Schocher 	MX6_PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1697254d92eSHeiko Schocher 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1707254d92eSHeiko Schocher };
1717254d92eSHeiko Schocher 
1727254d92eSHeiko Schocher static iomux_v3_cfg_t const backlight_pads[] = {
1737254d92eSHeiko Schocher 	/* backlight PWM brightness control */
1747254d92eSHeiko Schocher 	MX6_PAD_GPIO_9__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
1757254d92eSHeiko Schocher 	/* backlight enable */
1767254d92eSHeiko Schocher 	MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL),
1777254d92eSHeiko Schocher 	/* LCD power enable */
1787254d92eSHeiko Schocher 	MX6_PAD_NANDF_CS2__GPIO6_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
1797254d92eSHeiko Schocher };
1807254d92eSHeiko Schocher 
1817254d92eSHeiko Schocher static iomux_v3_cfg_t const ecspi1_pads[] = {
1827254d92eSHeiko Schocher 	MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
1837254d92eSHeiko Schocher 	MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
1847254d92eSHeiko Schocher 	MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
1859627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
1867254d92eSHeiko Schocher 	MX6_PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(SPI_PAD_CTRL),
1879627084cSHeiko Schocher #elif (CONFIG_SYS_BOARD_VERSION == 3)
1889627084cSHeiko Schocher 	MX6_PAD_EIM_EB2__GPIO2_IO30  | MUX_PAD_CTRL(SPI_PAD_CTRL),
1899627084cSHeiko Schocher 	MX6_PAD_KEY_COL2__GPIO4_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
1909627084cSHeiko Schocher #endif
1917254d92eSHeiko Schocher };
1927254d92eSHeiko Schocher 
setup_iomux_enet(void)1937254d92eSHeiko Schocher static void setup_iomux_enet(void)
1947254d92eSHeiko Schocher {
1957254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
1967254d92eSHeiko Schocher }
1977254d92eSHeiko Schocher 
1989627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
1997254d92eSHeiko Schocher iomux_v3_cfg_t const ecspi4_pads[] = {
2007254d92eSHeiko Schocher 	MX6_PAD_EIM_D21__ECSPI4_SCLK | MUX_PAD_CTRL(NO_PAD_CTRL),
2017254d92eSHeiko Schocher 	MX6_PAD_EIM_D22__ECSPI4_MISO | MUX_PAD_CTRL(NO_PAD_CTRL),
2027254d92eSHeiko Schocher 	MX6_PAD_EIM_D28__ECSPI4_MOSI | MUX_PAD_CTRL(NO_PAD_CTRL),
2037254d92eSHeiko Schocher 	MX6_PAD_EIM_A25__GPIO5_IO02  | MUX_PAD_CTRL(NO_PAD_CTRL),
2047254d92eSHeiko Schocher 	MX6_PAD_EIM_D29__GPIO3_IO29  | MUX_PAD_CTRL(NO_PAD_CTRL),
2057254d92eSHeiko Schocher };
2069627084cSHeiko Schocher #endif
2077254d92eSHeiko Schocher 
2087254d92eSHeiko Schocher static iomux_v3_cfg_t const display_pads[] = {
2097254d92eSHeiko Schocher 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(DISP_PAD_CTRL),
2107254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15,
2117254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02,
2127254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03,
2137254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00,
2147254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01,
2157254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02,
2167254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03,
2177254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04,
2187254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05,
2197254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06,
2207254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07,
2217254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08,
2227254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09,
2237254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10,
2247254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11,
2257254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12,
2267254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13,
2277254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14,
2287254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15,
2297254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16,
2307254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17,
2317254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18,
2327254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19,
2337254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20,
2347254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21,
2357254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22,
2367254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23,
2377254d92eSHeiko Schocher };
2387254d92eSHeiko Schocher 
board_spi_cs_gpio(unsigned bus,unsigned cs)2397254d92eSHeiko Schocher int board_spi_cs_gpio(unsigned bus, unsigned cs)
2407254d92eSHeiko Schocher {
2417254d92eSHeiko Schocher 	if (bus == CONFIG_SF_DEFAULT_BUS && cs == CONFIG_SF_DEFAULT_CS)
2429627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
2437254d92eSHeiko Schocher 		return IMX_GPIO_NR(5, 2);
2447254d92eSHeiko Schocher 
2457254d92eSHeiko Schocher 	if (bus == 0 && cs == 0)
2467254d92eSHeiko Schocher 		return IMX_GPIO_NR(4, 9);
2479627084cSHeiko Schocher #elif (CONFIG_SYS_BOARD_VERSION == 3)
2489627084cSHeiko Schocher 		return ECSPI1_CS0;
2497254d92eSHeiko Schocher 
2509627084cSHeiko Schocher 	if (bus == 0 && cs == 1)
2519627084cSHeiko Schocher 		return ECSPI1_CS1;
2529627084cSHeiko Schocher #endif
2537254d92eSHeiko Schocher 	return -1;
2547254d92eSHeiko Schocher }
2557254d92eSHeiko Schocher 
setup_spi(void)2567254d92eSHeiko Schocher static void setup_spi(void)
2577254d92eSHeiko Schocher {
2587254d92eSHeiko Schocher 	int i;
2597254d92eSHeiko Schocher 
2607254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
2619627084cSHeiko Schocher 
2629627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
2637254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(ecspi4_pads, ARRAY_SIZE(ecspi4_pads));
2649627084cSHeiko Schocher #endif
2659627084cSHeiko Schocher 
2667254d92eSHeiko Schocher 	for (i = 0; i < 4; i++)
2677254d92eSHeiko Schocher 		enable_spi_clk(true, i);
2687254d92eSHeiko Schocher 
2697254d92eSHeiko Schocher 	gpio_direction_output(ECSPI1_CS0, 1);
2709627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
2717254d92eSHeiko Schocher 	gpio_direction_output(ECSPI4_CS1, 0);
2727254d92eSHeiko Schocher 	/* set cs0 to high (second device on spi bus #4) */
2737254d92eSHeiko Schocher 	gpio_direction_output(ECSPI4_CS0, 1);
2749627084cSHeiko Schocher #elif (CONFIG_SYS_BOARD_VERSION == 3)
2759627084cSHeiko Schocher 	gpio_direction_output(ECSPI1_CS1, 1);
2769627084cSHeiko Schocher #endif
2777254d92eSHeiko Schocher }
2787254d92eSHeiko Schocher 
setup_iomux_uart(void)2797254d92eSHeiko Schocher static void setup_iomux_uart(void)
2807254d92eSHeiko Schocher {
2817254d92eSHeiko Schocher 	switch (CONFIG_MXC_UART_BASE) {
2827254d92eSHeiko Schocher 	case UART1_BASE:
2837254d92eSHeiko Schocher 		imx_iomux_v3_setup_multiple_pads(uart1_pads,
2847254d92eSHeiko Schocher 						 ARRAY_SIZE(uart1_pads));
2857254d92eSHeiko Schocher 		break;
2867254d92eSHeiko Schocher 	case UART2_BASE:
2877254d92eSHeiko Schocher 		imx_iomux_v3_setup_multiple_pads(uart2_pads,
2887254d92eSHeiko Schocher 						 ARRAY_SIZE(uart2_pads));
2897254d92eSHeiko Schocher 		break;
2907254d92eSHeiko Schocher 	case UART3_BASE:
2917254d92eSHeiko Schocher 		imx_iomux_v3_setup_multiple_pads(uart3_pads,
2927254d92eSHeiko Schocher 						 ARRAY_SIZE(uart3_pads));
2937254d92eSHeiko Schocher 		break;
2947254d92eSHeiko Schocher 	case UART4_BASE:
2957254d92eSHeiko Schocher 		imx_iomux_v3_setup_multiple_pads(uart4_pads,
2967254d92eSHeiko Schocher 						 ARRAY_SIZE(uart4_pads));
2977254d92eSHeiko Schocher 		break;
2987254d92eSHeiko Schocher 	}
2997254d92eSHeiko Schocher }
3007254d92eSHeiko Schocher 
board_phy_config(struct phy_device * phydev)3017254d92eSHeiko Schocher int board_phy_config(struct phy_device *phydev)
3027254d92eSHeiko Schocher {
3037254d92eSHeiko Schocher 	/* control data pad skew - devaddr = 0x02, register = 0x04 */
3047254d92eSHeiko Schocher 	ksz9031_phy_extended_write(phydev, 0x02,
3057254d92eSHeiko Schocher 				   MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
3067254d92eSHeiko Schocher 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
3077254d92eSHeiko Schocher 	/* rx data pad skew - devaddr = 0x02, register = 0x05 */
3087254d92eSHeiko Schocher 	ksz9031_phy_extended_write(phydev, 0x02,
3097254d92eSHeiko Schocher 				   MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
3107254d92eSHeiko Schocher 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
3117254d92eSHeiko Schocher 	/* tx data pad skew - devaddr = 0x02, register = 0x06 */
3127254d92eSHeiko Schocher 	ksz9031_phy_extended_write(phydev, 0x02,
3137254d92eSHeiko Schocher 				   MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
3147254d92eSHeiko Schocher 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
3157254d92eSHeiko Schocher 	/* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
3167254d92eSHeiko Schocher 	ksz9031_phy_extended_write(phydev, 0x02,
3177254d92eSHeiko Schocher 				   MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
3187254d92eSHeiko Schocher 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
3197254d92eSHeiko Schocher 
3207254d92eSHeiko Schocher 	if (phydev->drv->config)
3217254d92eSHeiko Schocher 		phydev->drv->config(phydev);
3227254d92eSHeiko Schocher 
3237254d92eSHeiko Schocher 	return 0;
3247254d92eSHeiko Schocher }
3257254d92eSHeiko Schocher 
board_eth_init(bd_t * bis)3267254d92eSHeiko Schocher int board_eth_init(bd_t *bis)
3277254d92eSHeiko Schocher {
3287254d92eSHeiko Schocher 	setup_iomux_enet();
3297254d92eSHeiko Schocher 	return cpu_eth_init(bis);
3307254d92eSHeiko Schocher }
3317254d92eSHeiko Schocher 
rotate_logo_one(unsigned char * out,unsigned char * in)3327254d92eSHeiko Schocher static int rotate_logo_one(unsigned char *out, unsigned char *in)
3337254d92eSHeiko Schocher {
3347254d92eSHeiko Schocher 	int   i, j;
3357254d92eSHeiko Schocher 
3367254d92eSHeiko Schocher 	for (i = 0; i < BMP_LOGO_WIDTH; i++)
3377254d92eSHeiko Schocher 		for (j = 0; j < BMP_LOGO_HEIGHT; j++)
3387254d92eSHeiko Schocher 			out[j * BMP_LOGO_WIDTH + BMP_LOGO_HEIGHT - 1 - i] =
3397254d92eSHeiko Schocher 			in[i * BMP_LOGO_WIDTH + j];
3407254d92eSHeiko Schocher 	return 0;
3417254d92eSHeiko Schocher }
3427254d92eSHeiko Schocher 
3437254d92eSHeiko Schocher /*
3447254d92eSHeiko Schocher  * Rotate the BMP_LOGO (only)
3457254d92eSHeiko Schocher  * Will only work, if the logo is square, as
3467254d92eSHeiko Schocher  * BMP_LOGO_HEIGHT and BMP_LOGO_WIDTH are defines, not variables
3477254d92eSHeiko Schocher  */
rotate_logo(int rotations)3487254d92eSHeiko Schocher void rotate_logo(int rotations)
3497254d92eSHeiko Schocher {
3507254d92eSHeiko Schocher 	unsigned char out_logo[BMP_LOGO_WIDTH * BMP_LOGO_HEIGHT];
3517254d92eSHeiko Schocher 	unsigned char *in_logo;
3527254d92eSHeiko Schocher 	int   i, j;
3537254d92eSHeiko Schocher 
3547254d92eSHeiko Schocher 	if (BMP_LOGO_WIDTH != BMP_LOGO_HEIGHT)
3557254d92eSHeiko Schocher 		return;
3567254d92eSHeiko Schocher 
3577254d92eSHeiko Schocher 	in_logo = bmp_logo_bitmap;
3587254d92eSHeiko Schocher 
3597254d92eSHeiko Schocher 	/* one 90 degree rotation */
3607254d92eSHeiko Schocher 	if (rotations == 1  ||  rotations == 2  ||  rotations == 3)
3617254d92eSHeiko Schocher 		rotate_logo_one(out_logo, in_logo);
3627254d92eSHeiko Schocher 
3637254d92eSHeiko Schocher 	/* second 90 degree rotation */
3647254d92eSHeiko Schocher 	if (rotations == 2  ||  rotations == 3)
3657254d92eSHeiko Schocher 		rotate_logo_one(in_logo, out_logo);
3667254d92eSHeiko Schocher 
3677254d92eSHeiko Schocher 	/* third 90 degree rotation */
3687254d92eSHeiko Schocher 	if (rotations == 3)
3697254d92eSHeiko Schocher 		rotate_logo_one(out_logo, in_logo);
3707254d92eSHeiko Schocher 
3717254d92eSHeiko Schocher 	/* copy result back to original array */
3727254d92eSHeiko Schocher 	if (rotations == 1  ||  rotations == 3)
3737254d92eSHeiko Schocher 		for (i = 0; i < BMP_LOGO_WIDTH; i++)
3747254d92eSHeiko Schocher 			for (j = 0; j < BMP_LOGO_HEIGHT; j++)
3757254d92eSHeiko Schocher 				in_logo[i * BMP_LOGO_WIDTH + j] =
3767254d92eSHeiko Schocher 				out_logo[i * BMP_LOGO_WIDTH + j];
3777254d92eSHeiko Schocher }
3787254d92eSHeiko Schocher 
enable_display_power(void)3797254d92eSHeiko Schocher static void enable_display_power(void)
3807254d92eSHeiko Schocher {
3817254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(backlight_pads,
3827254d92eSHeiko Schocher 					 ARRAY_SIZE(backlight_pads));
3837254d92eSHeiko Schocher 
3847254d92eSHeiko Schocher 	/* backlight enable */
3857254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(6, 31), 1);
3867254d92eSHeiko Schocher 	/* LCD power enable */
3877254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(6, 15), 1);
3887254d92eSHeiko Schocher 
3897254d92eSHeiko Schocher 	/* enable backlight PWM 1 */
3907254d92eSHeiko Schocher 	if (pwm_init(0, 0, 0))
3917254d92eSHeiko Schocher 		goto error;
3927254d92eSHeiko Schocher 	/* duty cycle 500ns, period: 3000ns */
3937254d92eSHeiko Schocher 	if (pwm_config(0, 50000, 300000))
3947254d92eSHeiko Schocher 		goto error;
3957254d92eSHeiko Schocher 	if (pwm_enable(0))
3967254d92eSHeiko Schocher 		goto error;
3977254d92eSHeiko Schocher 	return;
3987254d92eSHeiko Schocher 
3997254d92eSHeiko Schocher error:
4007254d92eSHeiko Schocher 	puts("error init pwm for backlight\n");
4017254d92eSHeiko Schocher 	return;
4027254d92eSHeiko Schocher }
4037254d92eSHeiko Schocher 
enable_lvds(struct display_info_t const * dev)4047254d92eSHeiko Schocher static void enable_lvds(struct display_info_t const *dev)
4057254d92eSHeiko Schocher {
4067254d92eSHeiko Schocher 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
4077254d92eSHeiko Schocher 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
4087254d92eSHeiko Schocher 	int reg;
4097254d92eSHeiko Schocher 	s32 timeout = 100000;
4107254d92eSHeiko Schocher 
4117254d92eSHeiko Schocher 	/* set PLL5 clock */
4127254d92eSHeiko Schocher 	reg = readl(&ccm->analog_pll_video);
4137254d92eSHeiko Schocher 	reg |= BM_ANADIG_PLL_VIDEO_POWERDOWN;
4147254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
4157254d92eSHeiko Schocher 
4167254d92eSHeiko Schocher 	/* set PLL5 to 232720000Hz */
4177254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
4187254d92eSHeiko Schocher 	reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(0x26);
4197254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
4207254d92eSHeiko Schocher 	reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0);
4217254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
4227254d92eSHeiko Schocher 
4237254d92eSHeiko Schocher 	writel(BF_ANADIG_PLL_VIDEO_NUM_A(0xC0238),
4247254d92eSHeiko Schocher 	       &ccm->analog_pll_video_num);
4257254d92eSHeiko Schocher 	writel(BF_ANADIG_PLL_VIDEO_DENOM_B(0xF4240),
4267254d92eSHeiko Schocher 	       &ccm->analog_pll_video_denom);
4277254d92eSHeiko Schocher 
4287254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
4297254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
4307254d92eSHeiko Schocher 
4317254d92eSHeiko Schocher 	while (timeout--)
4327254d92eSHeiko Schocher 		if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
4337254d92eSHeiko Schocher 			break;
4347254d92eSHeiko Schocher 	if (timeout < 0)
4357254d92eSHeiko Schocher 		printf("Warning: video pll lock timeout!\n");
4367254d92eSHeiko Schocher 
4377254d92eSHeiko Schocher 	reg = readl(&ccm->analog_pll_video);
4387254d92eSHeiko Schocher 	reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
4397254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
4407254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
4417254d92eSHeiko Schocher 
4427254d92eSHeiko Schocher 	/* set LDB0, LDB1 clk select to 000/000 (PLL5 clock) */
4437254d92eSHeiko Schocher 	reg = readl(&ccm->cs2cdr);
4447254d92eSHeiko Schocher 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
4457254d92eSHeiko Schocher 		 | MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
4467254d92eSHeiko Schocher 	reg |= (0 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
4477254d92eSHeiko Schocher 		| (0 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
4487254d92eSHeiko Schocher 	writel(reg, &ccm->cs2cdr);
4497254d92eSHeiko Schocher 
4507254d92eSHeiko Schocher 	reg = readl(&ccm->cscmr2);
4517254d92eSHeiko Schocher 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
4527254d92eSHeiko Schocher 	writel(reg, &ccm->cscmr2);
4537254d92eSHeiko Schocher 
4547254d92eSHeiko Schocher 	reg = readl(&ccm->chsccdr);
4557254d92eSHeiko Schocher 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
4567254d92eSHeiko Schocher 		<< MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
4577254d92eSHeiko Schocher 	writel(reg, &ccm->chsccdr);
4587254d92eSHeiko Schocher 
4597254d92eSHeiko Schocher 	reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
4607254d92eSHeiko Schocher 	      | IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
4617254d92eSHeiko Schocher 	      | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH
4627254d92eSHeiko Schocher 	      | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
4637254d92eSHeiko Schocher 	      | IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT
4647254d92eSHeiko Schocher 	      | IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
4657254d92eSHeiko Schocher 	      | IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
4667254d92eSHeiko Schocher 	writel(reg, &iomux->gpr[2]);
4677254d92eSHeiko Schocher 
4687254d92eSHeiko Schocher 	reg = readl(&iomux->gpr[3]);
4697254d92eSHeiko Schocher 	reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
4707254d92eSHeiko Schocher 	       | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
4717254d92eSHeiko Schocher 		  << IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
4727254d92eSHeiko Schocher 	writel(reg, &iomux->gpr[3]);
4737254d92eSHeiko Schocher 
4747254d92eSHeiko Schocher 	return;
4757254d92eSHeiko Schocher }
4767254d92eSHeiko Schocher 
enable_spi_display(struct display_info_t const * dev)4777254d92eSHeiko Schocher static void enable_spi_display(struct display_info_t const *dev)
4787254d92eSHeiko Schocher {
4797254d92eSHeiko Schocher 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
4807254d92eSHeiko Schocher 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
4817254d92eSHeiko Schocher 	int reg;
4827254d92eSHeiko Schocher 	s32 timeout = 100000;
4837254d92eSHeiko Schocher 
4847254d92eSHeiko Schocher #if defined(CONFIG_VIDEO_BMP_LOGO)
4857254d92eSHeiko Schocher 	rotate_logo(3);  /* portrait display in landscape mode */
4867254d92eSHeiko Schocher #endif
4877254d92eSHeiko Schocher 
4887254d92eSHeiko Schocher 	/*
4897254d92eSHeiko Schocher 	 * set ldb clock to 28341000 Hz calculated through the formula:
4907254d92eSHeiko Schocher 	 * (XRES + LEFT_M + RIGHT_M + HSYNC_LEN) *
4917254d92eSHeiko Schocher 	 * (YRES + UPPER_M + LOWER_M + VSYNC_LEN) * REFRESH)
4927254d92eSHeiko Schocher 	 * see:
4937254d92eSHeiko Schocher 	 * https://community.freescale.com/thread/308170
4947254d92eSHeiko Schocher 	 */
4957254d92eSHeiko Schocher 	ipu_set_ldb_clock(28341000);
4967254d92eSHeiko Schocher 
4977254d92eSHeiko Schocher 	reg = readl(&ccm->cs2cdr);
4987254d92eSHeiko Schocher 
4997254d92eSHeiko Schocher 	/* select pll 5 clock */
5007254d92eSHeiko Schocher 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
5017254d92eSHeiko Schocher 		| MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
5027254d92eSHeiko Schocher 	writel(reg, &ccm->cs2cdr);
5037254d92eSHeiko Schocher 
5047254d92eSHeiko Schocher 	/* set PLL5 to 197994996Hz */
5057254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
5067254d92eSHeiko Schocher 	reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(0x21);
5077254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
5087254d92eSHeiko Schocher 	reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0);
5097254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
5107254d92eSHeiko Schocher 
5117254d92eSHeiko Schocher 	writel(BF_ANADIG_PLL_VIDEO_NUM_A(0xfbf4),
5127254d92eSHeiko Schocher 	       &ccm->analog_pll_video_num);
5137254d92eSHeiko Schocher 	writel(BF_ANADIG_PLL_VIDEO_DENOM_B(0xf4240),
5147254d92eSHeiko Schocher 	       &ccm->analog_pll_video_denom);
5157254d92eSHeiko Schocher 
5167254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
5177254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
5187254d92eSHeiko Schocher 
5197254d92eSHeiko Schocher 	while (timeout--)
5207254d92eSHeiko Schocher 		if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
5217254d92eSHeiko Schocher 			break;
5227254d92eSHeiko Schocher 	if (timeout < 0)
5237254d92eSHeiko Schocher 		printf("Warning: video pll lock timeout!\n");
5247254d92eSHeiko Schocher 
5257254d92eSHeiko Schocher 	reg = readl(&ccm->analog_pll_video);
5267254d92eSHeiko Schocher 	reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
5277254d92eSHeiko Schocher 	reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
5287254d92eSHeiko Schocher 	writel(reg, &ccm->analog_pll_video);
5297254d92eSHeiko Schocher 
5307254d92eSHeiko Schocher 	/* set LDB0, LDB1 clk select to 000/000 (PLL5 clock) */
5317254d92eSHeiko Schocher 	reg = readl(&ccm->cs2cdr);
5327254d92eSHeiko Schocher 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
5337254d92eSHeiko Schocher 		 | MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
5347254d92eSHeiko Schocher 	reg |= (0 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
5357254d92eSHeiko Schocher 		| (0 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
5367254d92eSHeiko Schocher 	writel(reg, &ccm->cs2cdr);
5377254d92eSHeiko Schocher 
5387254d92eSHeiko Schocher 	reg = readl(&ccm->cscmr2);
5397254d92eSHeiko Schocher 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
5407254d92eSHeiko Schocher 	writel(reg, &ccm->cscmr2);
5417254d92eSHeiko Schocher 
5427254d92eSHeiko Schocher 	reg = readl(&ccm->chsccdr);
5437254d92eSHeiko Schocher 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
5447254d92eSHeiko Schocher 		<< MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
5457254d92eSHeiko Schocher 	reg &= ~MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK;
5467254d92eSHeiko Schocher 	reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET);
5477254d92eSHeiko Schocher 	reg &= ~MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK;
5487254d92eSHeiko Schocher 	reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET);
5497254d92eSHeiko Schocher 	writel(reg, &ccm->chsccdr);
5507254d92eSHeiko Schocher 
5517254d92eSHeiko Schocher 	reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
5527254d92eSHeiko Schocher 	      | IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
5537254d92eSHeiko Schocher 	      | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH
5547254d92eSHeiko Schocher 	      | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
5557254d92eSHeiko Schocher 	      | IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT
5567254d92eSHeiko Schocher 	      | IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
5577254d92eSHeiko Schocher 	      | IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
5587254d92eSHeiko Schocher 	writel(reg, &iomux->gpr[2]);
5597254d92eSHeiko Schocher 
5607254d92eSHeiko Schocher 	reg = readl(&iomux->gpr[3]);
5617254d92eSHeiko Schocher 	reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
5627254d92eSHeiko Schocher 	       | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
5637254d92eSHeiko Schocher 		  << IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
5647254d92eSHeiko Schocher 	writel(reg, &iomux->gpr[3]);
5657254d92eSHeiko Schocher 
5667254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(
5677254d92eSHeiko Schocher 		display_pads,
5687254d92eSHeiko Schocher 		 ARRAY_SIZE(display_pads));
5697254d92eSHeiko Schocher 
5707254d92eSHeiko Schocher 	return;
5717254d92eSHeiko Schocher }
setup_display(void)5727254d92eSHeiko Schocher static void setup_display(void)
5737254d92eSHeiko Schocher {
5747254d92eSHeiko Schocher 	enable_ipu_clock();
5757254d92eSHeiko Schocher 	enable_display_power();
5767254d92eSHeiko Schocher }
5777254d92eSHeiko Schocher 
setup_iomux_gpio(void)5787254d92eSHeiko Schocher static void setup_iomux_gpio(void)
5797254d92eSHeiko Schocher {
5807254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
5817254d92eSHeiko Schocher }
5827254d92eSHeiko Schocher 
set_gpr_register(void)583c39fcad7SHeiko Schocher static void set_gpr_register(void)
584c39fcad7SHeiko Schocher {
585c39fcad7SHeiko Schocher 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
586c39fcad7SHeiko Schocher 
587c39fcad7SHeiko Schocher 	writel(IOMUXC_GPR1_APP_CLK_REQ_N | IOMUXC_GPR1_PCIE_RDY_L23 |
588c39fcad7SHeiko Schocher 	       IOMUXC_GPR1_EXC_MON_SLVE |
589c39fcad7SHeiko Schocher 	       (2 << IOMUXC_GPR1_ADDRS0_OFFSET) |
590c39fcad7SHeiko Schocher 	       IOMUXC_GPR1_ACT_CS0,
591c39fcad7SHeiko Schocher 	       &iomuxc_regs->gpr[1]);
592c39fcad7SHeiko Schocher 	writel(0x0, &iomuxc_regs->gpr[8]);
593c39fcad7SHeiko Schocher 	writel(IOMUXC_GPR12_ARMP_IPG_CLK_EN | IOMUXC_GPR12_ARMP_AHB_CLK_EN |
594c39fcad7SHeiko Schocher 	       IOMUXC_GPR12_ARMP_ATB_CLK_EN | IOMUXC_GPR12_ARMP_APB_CLK_EN,
595c39fcad7SHeiko Schocher 	       &iomuxc_regs->gpr[12]);
596c39fcad7SHeiko Schocher }
597c39fcad7SHeiko Schocher 
board_early_init_f(void)5987254d92eSHeiko Schocher int board_early_init_f(void)
5997254d92eSHeiko Schocher {
6007254d92eSHeiko Schocher 	setup_iomux_uart();
6017254d92eSHeiko Schocher 	setup_iomux_gpio();
6027254d92eSHeiko Schocher 
6037254d92eSHeiko Schocher 	gpio_direction_output(SOFT_RESET_GPIO, 1);
6047254d92eSHeiko Schocher 	gpio_direction_output(SD2_DRIVER_ENABLE, 1);
6057254d92eSHeiko Schocher 	setup_display();
606c39fcad7SHeiko Schocher 	set_gpr_register();
6077254d92eSHeiko Schocher 	return 0;
6087254d92eSHeiko Schocher }
6097254d92eSHeiko Schocher 
setup_i2c4(void)6107254d92eSHeiko Schocher static void setup_i2c4(void)
6117254d92eSHeiko Schocher {
6127254d92eSHeiko Schocher 	setup_i2c(3, CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
6137254d92eSHeiko Schocher 		  &i2c_pad_info4);
6147254d92eSHeiko Schocher }
6157254d92eSHeiko Schocher 
setup_board_gpio(void)6167254d92eSHeiko Schocher static void setup_board_gpio(void)
6177254d92eSHeiko Schocher {
6187254d92eSHeiko Schocher 	/* enable all LEDs */
6197254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(2, 13), "LED ena"); /* 25 */
6207254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(1, 25), 0);
6217254d92eSHeiko Schocher 
6227254d92eSHeiko Schocher 	/* switch off Status LEDs */
6239627084cSHeiko Schocher #if (CONFIG_SYS_BOARD_VERSION == 2)
6247254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(6, 16), "LED yellow"); /* 176 */
6257254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(6, 16), 1);
6267254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(2, 28), "LED red"); /* 60 */
6277254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(2, 28), 1);
6287254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(5, 4), "LED green"); /* 132 */
6297254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(5, 4), 1);
6307254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(2, 29), "LED blue"); /* 61 */
6317254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(2, 29), 1);
6329627084cSHeiko Schocher #elif (CONFIG_SYS_BOARD_VERSION == 3)
6339627084cSHeiko Schocher 	gpio_request(IMX_GPIO_NR(6, 16), "LED yellow"); /* 176 */
6349627084cSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(6, 16), 0);
6359627084cSHeiko Schocher 	gpio_request(IMX_GPIO_NR(5, 0), "LED red"); /* 128 */
6369627084cSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(5, 0), 0);
6379627084cSHeiko Schocher 	gpio_request(IMX_GPIO_NR(5, 4), "LED green"); /* 132 */
6389627084cSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(5, 4), 0);
6399627084cSHeiko Schocher 	gpio_request(IMX_GPIO_NR(2, 29), "LED blue"); /* 61 */
6409627084cSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(2, 29), 0);
6419627084cSHeiko Schocher #endif
6427254d92eSHeiko Schocher }
6437254d92eSHeiko Schocher 
setup_board_spi(void)6447254d92eSHeiko Schocher static void setup_board_spi(void)
6457254d92eSHeiko Schocher {
6469627084cSHeiko Schocher 	/* enable spi bus #2 SS drivers (and spi bus #4 SS1 for rev2b) */
6477254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(6, 6), 1);
6487254d92eSHeiko Schocher }
6497254d92eSHeiko Schocher 
board_late_init(void)6507254d92eSHeiko Schocher int board_late_init(void)
6517254d92eSHeiko Schocher {
6527254d92eSHeiko Schocher 	char *my_bootdelay;
6537254d92eSHeiko Schocher 	char bootmode = 0;
654*00caae6dSSimon Glass 	char const *panel = env_get("panel");
6557254d92eSHeiko Schocher 
6567254d92eSHeiko Schocher 	/*
6577254d92eSHeiko Schocher 	 * Check the boot-source. If booting from NOR Flash,
6587254d92eSHeiko Schocher 	 * disable bootdelay
6597254d92eSHeiko Schocher 	 */
6607254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(7, 6), "bootsel0");
6617254d92eSHeiko Schocher 	gpio_direction_input(IMX_GPIO_NR(7, 6));
6627254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(7, 7), "bootsel1");
6637254d92eSHeiko Schocher 	gpio_direction_input(IMX_GPIO_NR(7, 7));
6647254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(7, 1), "bootsel2");
6657254d92eSHeiko Schocher 	gpio_direction_input(IMX_GPIO_NR(7, 1));
6667254d92eSHeiko Schocher 	bootmode |= (gpio_get_value(IMX_GPIO_NR(7, 6)) ? 1 : 0) << 0;
6677254d92eSHeiko Schocher 	bootmode |= (gpio_get_value(IMX_GPIO_NR(7, 7)) ? 1 : 0) << 1;
6687254d92eSHeiko Schocher 	bootmode |= (gpio_get_value(IMX_GPIO_NR(7, 1)) ? 1 : 0) << 2;
6697254d92eSHeiko Schocher 
6707254d92eSHeiko Schocher 	if (bootmode == 7) {
671*00caae6dSSimon Glass 		my_bootdelay = env_get("nor_bootdelay");
6727254d92eSHeiko Schocher 		if (my_bootdelay != NULL)
673382bee57SSimon Glass 			env_set("bootdelay", my_bootdelay);
6747254d92eSHeiko Schocher 		else
675382bee57SSimon Glass 			env_set("bootdelay", "-2");
6767254d92eSHeiko Schocher 	}
6777254d92eSHeiko Schocher 
6787254d92eSHeiko Schocher 	/* if we have the lg panel, we can initialze it now */
6797254d92eSHeiko Schocher 	if (panel)
6807254d92eSHeiko Schocher 		if (!strcmp(panel, displays[1].mode.name))
6819627084cSHeiko Schocher 			lg4573_spi_startup(CONFIG_LG4573_BUS,
6829627084cSHeiko Schocher 					   CONFIG_LG4573_CS,
6839627084cSHeiko Schocher 					   10000000, SPI_MODE_0);
6847254d92eSHeiko Schocher 
6857254d92eSHeiko Schocher 	return 0;
6867254d92eSHeiko Schocher }
687