xref: /rk3399_rockchip-uboot/board/aristainetos/aristainetos-v1.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
17254d92eSHeiko Schocher /*
27254d92eSHeiko Schocher  * (C) Copyright 2015
37254d92eSHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
47254d92eSHeiko Schocher  *
57254d92eSHeiko Schocher  * Based on:
67254d92eSHeiko Schocher  * Copyright (C) 2012 Freescale Semiconductor, Inc.
77254d92eSHeiko Schocher  *
87254d92eSHeiko Schocher  * Author: Fabio Estevam <fabio.estevam@freescale.com>
97254d92eSHeiko Schocher  *
107254d92eSHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
117254d92eSHeiko Schocher  */
127254d92eSHeiko Schocher 
137254d92eSHeiko Schocher #include <asm/arch/clock.h>
147254d92eSHeiko Schocher #include <asm/arch/imx-regs.h>
157254d92eSHeiko Schocher #include <asm/arch/iomux.h>
167254d92eSHeiko Schocher #include <asm/arch/mx6-pins.h>
171221ce45SMasahiro Yamada #include <linux/errno.h>
187254d92eSHeiko Schocher #include <asm/gpio.h>
19*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
20*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
21*552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
22*552a848eSStefano Babic #include <asm/mach-imx/video.h>
237254d92eSHeiko Schocher #include <mmc.h>
247254d92eSHeiko Schocher #include <fsl_esdhc.h>
257254d92eSHeiko Schocher #include <miiphy.h>
267254d92eSHeiko Schocher #include <netdev.h>
277254d92eSHeiko Schocher #include <asm/arch/mxc_hdmi.h>
287254d92eSHeiko Schocher #include <asm/arch/crm_regs.h>
297254d92eSHeiko Schocher #include <linux/fb.h>
307254d92eSHeiko Schocher #include <ipu_pixfmt.h>
317254d92eSHeiko Schocher #include <asm/io.h>
327254d92eSHeiko Schocher #include <asm/arch/sys_proto.h>
337254d92eSHeiko Schocher #include <pwm.h>
347254d92eSHeiko Schocher 
357254d92eSHeiko Schocher struct i2c_pads_info i2c_pad_info3 = {
367254d92eSHeiko Schocher 	.scl = {
377254d92eSHeiko Schocher 		.i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
387254d92eSHeiko Schocher 		.gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
397254d92eSHeiko Schocher 		.gp = IMX_GPIO_NR(3, 17)
407254d92eSHeiko Schocher 	},
417254d92eSHeiko Schocher 	.sda = {
427254d92eSHeiko Schocher 		.i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
437254d92eSHeiko Schocher 		.gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
447254d92eSHeiko Schocher 		.gp = IMX_GPIO_NR(3, 18)
457254d92eSHeiko Schocher 	}
467254d92eSHeiko Schocher };
477254d92eSHeiko Schocher 
487254d92eSHeiko Schocher iomux_v3_cfg_t const uart1_pads[] = {
497254d92eSHeiko Schocher 	MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
507254d92eSHeiko Schocher 	MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
517254d92eSHeiko Schocher };
527254d92eSHeiko Schocher 
537254d92eSHeiko Schocher iomux_v3_cfg_t const uart5_pads[] = {
547254d92eSHeiko Schocher 	MX6_PAD_CSI0_DAT14__UART5_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
557254d92eSHeiko Schocher 	MX6_PAD_CSI0_DAT15__UART5_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
567254d92eSHeiko Schocher };
577254d92eSHeiko Schocher 
587254d92eSHeiko Schocher iomux_v3_cfg_t const gpio_pads[] = {
597254d92eSHeiko Schocher 	/* LED enable */
607254d92eSHeiko Schocher 	MX6_PAD_SD4_DAT5__GPIO2_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL),
617254d92eSHeiko Schocher 	/* spi flash WP protect */
627254d92eSHeiko Schocher 	MX6_PAD_SD4_DAT7__GPIO2_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
637254d92eSHeiko Schocher 	/* backlight enable */
647254d92eSHeiko Schocher 	MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
657254d92eSHeiko Schocher 	/* LED yellow */
667254d92eSHeiko Schocher 	MX6_PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(NO_PAD_CTRL),
677254d92eSHeiko Schocher 	/* LED red */
687254d92eSHeiko Schocher 	MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
697254d92eSHeiko Schocher 	/* LED green */
707254d92eSHeiko Schocher 	MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
717254d92eSHeiko Schocher 	/* LED blue */
727254d92eSHeiko Schocher 	MX6_PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL),
737254d92eSHeiko Schocher 	/* i2c4 scl */
747254d92eSHeiko Schocher 	MX6_PAD_GPIO_7__GPIO1_IO07 | MUX_PAD_CTRL(NO_PAD_CTRL),
757254d92eSHeiko Schocher 	/* i2c4 sda */
767254d92eSHeiko Schocher 	MX6_PAD_GPIO_8__GPIO1_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL),
777254d92eSHeiko Schocher 	/* spi CS 1 */
787254d92eSHeiko Schocher 	MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
797254d92eSHeiko Schocher };
807254d92eSHeiko Schocher 
817254d92eSHeiko Schocher static iomux_v3_cfg_t const misc_pads[] = {
827254d92eSHeiko Schocher 	MX6_PAD_GPIO_1__USB_OTG_ID		| MUX_PAD_CTRL(NO_PAD_CTRL),
837254d92eSHeiko Schocher 	/* OTG Power enable */
847254d92eSHeiko Schocher 	MX6_PAD_EIM_D31__GPIO3_IO31		| MUX_PAD_CTRL(NO_PAD_CTRL),
857254d92eSHeiko Schocher 	MX6_PAD_KEY_ROW4__GPIO4_IO15		| MUX_PAD_CTRL(NO_PAD_CTRL),
867254d92eSHeiko Schocher };
877254d92eSHeiko Schocher 
887254d92eSHeiko Schocher iomux_v3_cfg_t const enet_pads[] = {
897254d92eSHeiko Schocher 	MX6_PAD_GPIO_16__ENET_REF_CLK	| MUX_PAD_CTRL(0x4001b0a8),
907254d92eSHeiko Schocher 	MX6_PAD_ENET_MDIO__ENET_MDIO	| MUX_PAD_CTRL(ENET_PAD_CTRL),
917254d92eSHeiko Schocher 	MX6_PAD_ENET_MDC__ENET_MDC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
927254d92eSHeiko Schocher 	MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
937254d92eSHeiko Schocher 	MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
947254d92eSHeiko Schocher 	MX6_PAD_ENET_TX_EN__ENET_TX_EN	| MUX_PAD_CTRL(ENET_PAD_CTRL),
957254d92eSHeiko Schocher 	MX6_PAD_ENET_RX_ER__ENET_RX_ER	| MUX_PAD_CTRL(ENET_PAD_CTRL),
967254d92eSHeiko Schocher 	MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
977254d92eSHeiko Schocher 	MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
987254d92eSHeiko Schocher 	MX6_PAD_ENET_CRS_DV__ENET_RX_EN	| MUX_PAD_CTRL(ENET_PAD_CTRL),
997254d92eSHeiko Schocher };
1007254d92eSHeiko Schocher 
setup_iomux_enet(void)1017254d92eSHeiko Schocher static void setup_iomux_enet(void)
1027254d92eSHeiko Schocher {
1037254d92eSHeiko Schocher 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
1047254d92eSHeiko Schocher 
1057254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
1067254d92eSHeiko Schocher 
1077254d92eSHeiko Schocher 	/* set GPIO_16 as ENET_REF_CLK_OUT */
1087254d92eSHeiko Schocher 	setbits_le32(&iomux->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
1097254d92eSHeiko Schocher }
1107254d92eSHeiko Schocher 
1117254d92eSHeiko Schocher static iomux_v3_cfg_t const backlight_pads[] = {
1127254d92eSHeiko Schocher 	MX6_PAD_GPIO_9__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
1137254d92eSHeiko Schocher 	MX6_PAD_SD4_DAT1__PWM3_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
1147254d92eSHeiko Schocher 	MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
1157254d92eSHeiko Schocher };
1167254d92eSHeiko Schocher 
1177254d92eSHeiko Schocher iomux_v3_cfg_t const ecspi4_pads[] = {
1187254d92eSHeiko Schocher 	MX6_PAD_EIM_D21__ECSPI4_SCLK | MUX_PAD_CTRL(NO_PAD_CTRL),
1197254d92eSHeiko Schocher 	MX6_PAD_EIM_D22__ECSPI4_MISO | MUX_PAD_CTRL(NO_PAD_CTRL),
1207254d92eSHeiko Schocher 	MX6_PAD_EIM_D28__ECSPI4_MOSI | MUX_PAD_CTRL(NO_PAD_CTRL),
1217254d92eSHeiko Schocher 	MX6_PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL),
1227254d92eSHeiko Schocher };
1237254d92eSHeiko Schocher 
1247254d92eSHeiko Schocher static iomux_v3_cfg_t const display_pads[] = {
1257254d92eSHeiko Schocher 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(DISP_PAD_CTRL),
1267254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15,
1277254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02,
1287254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03,
1297254d92eSHeiko Schocher 	MX6_PAD_DI0_PIN4__GPIO4_IO20,
1307254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00,
1317254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01,
1327254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02,
1337254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03,
1347254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04,
1357254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05,
1367254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06,
1377254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07,
1387254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08,
1397254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09,
1407254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10,
1417254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11,
1427254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12,
1437254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13,
1447254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14,
1457254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15,
1467254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16,
1477254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17,
1487254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18,
1497254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19,
1507254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20,
1517254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21,
1527254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22,
1537254d92eSHeiko Schocher 	MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23,
1547254d92eSHeiko Schocher };
1557254d92eSHeiko Schocher 
board_spi_cs_gpio(unsigned bus,unsigned cs)1567254d92eSHeiko Schocher int board_spi_cs_gpio(unsigned bus, unsigned cs)
1577254d92eSHeiko Schocher {
1587254d92eSHeiko Schocher 	return (bus == CONFIG_SF_DEFAULT_BUS && cs == CONFIG_SF_DEFAULT_CS)
1597254d92eSHeiko Schocher 		? (IMX_GPIO_NR(3, 20)) : -1;
1607254d92eSHeiko Schocher }
1617254d92eSHeiko Schocher 
setup_spi(void)1627254d92eSHeiko Schocher static void setup_spi(void)
1637254d92eSHeiko Schocher {
1647254d92eSHeiko Schocher 	int i;
1657254d92eSHeiko Schocher 
1667254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(ecspi4_pads, ARRAY_SIZE(ecspi4_pads));
1677254d92eSHeiko Schocher 	for (i = 0; i < 3; i++)
1687254d92eSHeiko Schocher 		enable_spi_clk(true, i);
1697254d92eSHeiko Schocher 
1707254d92eSHeiko Schocher 	/* set cs1 to high */
1717254d92eSHeiko Schocher 	gpio_direction_output(ECSPI4_CS1, 1);
1727254d92eSHeiko Schocher }
1737254d92eSHeiko Schocher 
setup_iomux_uart(void)1747254d92eSHeiko Schocher static void setup_iomux_uart(void)
1757254d92eSHeiko Schocher {
1767254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
1777254d92eSHeiko Schocher }
1787254d92eSHeiko Schocher 
board_eth_init(bd_t * bis)1797254d92eSHeiko Schocher int board_eth_init(bd_t *bis)
1807254d92eSHeiko Schocher {
1817254d92eSHeiko Schocher 	struct iomuxc *iomuxc_regs =
1827254d92eSHeiko Schocher 				(struct iomuxc *)IOMUXC_BASE_ADDR;
1837254d92eSHeiko Schocher 	int ret;
1847254d92eSHeiko Schocher 
1857254d92eSHeiko Schocher 	/* clear gpr1[14], gpr1[18:17] to select anatop clock */
1867254d92eSHeiko Schocher 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
1877254d92eSHeiko Schocher 
1886d97dc10SPeng Fan 	ret = enable_fec_anatop_clock(0, ENET_50MHZ);
1897254d92eSHeiko Schocher 	if (ret)
1907254d92eSHeiko Schocher 		return ret;
1917254d92eSHeiko Schocher 
1927254d92eSHeiko Schocher 	setup_iomux_enet();
1937254d92eSHeiko Schocher 	return cpu_eth_init(bis);
1947254d92eSHeiko Schocher }
1957254d92eSHeiko Schocher 
enable_lvds(struct display_info_t const * dev)1967254d92eSHeiko Schocher static void enable_lvds(struct display_info_t const *dev)
1977254d92eSHeiko Schocher {
1987254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(
1997254d92eSHeiko Schocher 		display_pads,
2007254d92eSHeiko Schocher 		 ARRAY_SIZE(display_pads));
2017254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(
2027254d92eSHeiko Schocher 		backlight_pads,
2037254d92eSHeiko Schocher 		 ARRAY_SIZE(backlight_pads));
2047254d92eSHeiko Schocher 
2057254d92eSHeiko Schocher 	/* enable backlight PWM 3 */
2067254d92eSHeiko Schocher 	if (pwm_init(2, 0, 0))
2077254d92eSHeiko Schocher 		goto error;
2087254d92eSHeiko Schocher 	/* duty cycle 500ns, period: 3000ns */
2097254d92eSHeiko Schocher 	if (pwm_config(2, 500, 3000))
2107254d92eSHeiko Schocher 		goto error;
2117254d92eSHeiko Schocher 	if (pwm_enable(2))
2127254d92eSHeiko Schocher 		goto error;
2137254d92eSHeiko Schocher 	return;
2147254d92eSHeiko Schocher 
2157254d92eSHeiko Schocher error:
2167254d92eSHeiko Schocher 	puts("error init pwm for backlight\n");
2177254d92eSHeiko Schocher 	return;
2187254d92eSHeiko Schocher }
2197254d92eSHeiko Schocher 
setup_display(void)2207254d92eSHeiko Schocher static void setup_display(void)
2217254d92eSHeiko Schocher {
2227254d92eSHeiko Schocher 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
2237254d92eSHeiko Schocher 	int reg;
2247254d92eSHeiko Schocher 
2257254d92eSHeiko Schocher 	enable_ipu_clock();
2267254d92eSHeiko Schocher 
2277254d92eSHeiko Schocher 	reg = readl(&mxc_ccm->cs2cdr);
2287254d92eSHeiko Schocher 	/* select pll 5 clock */
2297254d92eSHeiko Schocher 	reg &= MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK;
2307254d92eSHeiko Schocher 	reg &= MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK;
2317254d92eSHeiko Schocher 	writel(reg, &mxc_ccm->cs2cdr);
2327254d92eSHeiko Schocher 
2337254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(backlight_pads,
2347254d92eSHeiko Schocher 					 ARRAY_SIZE(backlight_pads));
2357254d92eSHeiko Schocher }
2367254d92eSHeiko Schocher 
setup_iomux_gpio(void)2377254d92eSHeiko Schocher static void setup_iomux_gpio(void)
2387254d92eSHeiko Schocher {
2397254d92eSHeiko Schocher 	imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
2407254d92eSHeiko Schocher }
2417254d92eSHeiko Schocher 
board_early_init_f(void)2427254d92eSHeiko Schocher int board_early_init_f(void)
2437254d92eSHeiko Schocher {
2447254d92eSHeiko Schocher 	setup_iomux_uart();
2457254d92eSHeiko Schocher 	setup_iomux_gpio();
2467254d92eSHeiko Schocher 
2477254d92eSHeiko Schocher 	setup_display();
2487254d92eSHeiko Schocher 	return 0;
2497254d92eSHeiko Schocher }
2507254d92eSHeiko Schocher 
2517254d92eSHeiko Schocher 
setup_i2c4(void)2527254d92eSHeiko Schocher static void setup_i2c4(void)
2537254d92eSHeiko Schocher {
2547254d92eSHeiko Schocher 	/* i2c4 not used, set it to gpio input */
2557254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(1, 7), "i2c4_scl");
2567254d92eSHeiko Schocher 	gpio_direction_input(IMX_GPIO_NR(1, 7));
2577254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(1, 8), "i2c4_sda");
2587254d92eSHeiko Schocher 	gpio_direction_input(IMX_GPIO_NR(1, 8));
2597254d92eSHeiko Schocher }
2607254d92eSHeiko Schocher 
setup_board_gpio(void)2617254d92eSHeiko Schocher static void setup_board_gpio(void)
2627254d92eSHeiko Schocher {
2637254d92eSHeiko Schocher 	/* enable LED */
2647254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(2, 13), "LED ena");
2657254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(2, 13), 0);
2667254d92eSHeiko Schocher 
2677254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(1, 3), "LED yellow");
2687254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(1, 3), 1);
2697254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(1, 4), "LED red");
2707254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(1, 4), 1);
2717254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(1, 5), "LED green");
2727254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(1, 5), 1);
2737254d92eSHeiko Schocher 	gpio_request(IMX_GPIO_NR(1, 6), "LED blue");
2747254d92eSHeiko Schocher 	gpio_direction_output(IMX_GPIO_NR(1, 6), 1);
2757254d92eSHeiko Schocher }
2767254d92eSHeiko Schocher 
setup_board_spi(void)2777254d92eSHeiko Schocher static void setup_board_spi(void)
2787254d92eSHeiko Schocher {
2797254d92eSHeiko Schocher }
280