1*a548bc51SMarek Vasut /* 2*a548bc51SMarek Vasut * Altera SoCFPGA SDRAM configuration 3*a548bc51SMarek Vasut * 4*a548bc51SMarek Vasut * SPDX-License-Identifier: BSD-3-Clause 5*a548bc51SMarek Vasut */ 6*a548bc51SMarek Vasut 7*a548bc51SMarek Vasut #ifndef __SOCFPGA_SDRAM_CONFIG_H__ 8*a548bc51SMarek Vasut #define __SOCFPGA_SDRAM_CONFIG_H__ 9*a548bc51SMarek Vasut 10*a548bc51SMarek Vasut /* SDRAM configuration */ 11*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 12*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 13*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 14*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 15*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 16*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 17*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 18*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 19*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMBL 8 20*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMTYPE 2 21*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 22*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_REORDEREN 1 23*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_STARVELIMIT 10 24*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_CTRLWIDTH_CTRLWIDTH 2 25*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_BANKBITS 3 26*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_COLBITS 10 27*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS 1 28*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS 15 29*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMDEVWIDTH_DEVWIDTH 8 30*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMIFWIDTH_IFWIDTH 32 31*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 32*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMODT_READ 0 33*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMODT_WRITE 1 34*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL 0 35*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCL 6 36*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCWL 6 37*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TFAW 16 38*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRFC 140 39*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRRD 5 40*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRCD 6 41*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TREFI 1560 42*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRP 6 43*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWR 6 44*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWTR 4 45*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TCCD 4 46*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TMRD 4 47*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRAS 14 48*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 49*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRTP 5 50*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_PWRDOWNEXIT 3 51*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_SELFRFSHEXIT 512 52*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR 0 53*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_BC 0 54*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_DIFF_CHIP 0 55*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_INCSYNC 0 56*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_SYNCMODE 0 57*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_FPGAPORTRST 0x0 58*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_LOWPWREQ_SELFRFSHMASK 3 59*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_AUTOPDCYCLES 0 60*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_CLKDISABLECYCLES 8 61*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_0_THRESHOLD1_31_0 0x20820820 62*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD1_59_32 0x8208208 63*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD2_3_0 0 64*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_2_THRESHOLD2_35_4 0x41041041 65*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_3_THRESHOLD2_59_36 0x410410 66*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPPRIORITY_USERPRIORITY 0x3FFD1088 67*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0 0x01010101 68*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32 0x01010101 69*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64 0x0101 70*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_0_STATICWEIGHT_31_0 0x21084210 71*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_STATICWEIGHT_49_32 0x1EF84 72*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_SUMOFWEIGHT_13_0 0x2020 73*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_2_SUMOFWEIGHT_45_14 0x0 74*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_3_SUMOFWEIGHT_63_46 0xF800 75*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_PHYCTRL_PHYCTRL_0 0x200 76*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_PORTCFG_AUTOPCHEN 0 77*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_RFIFOCMAP_RFIFOCMAP 0x760210 78*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_STATICCFG_MEMBL 2 79*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_STATICCFG_USEECCASDATA 0 80*a548bc51SMarek Vasut #define CONFIG_HPS_SDR_CTRLCFG_WFIFOCMAP_WFIFOCMAP 0x980543 81*a548bc51SMarek Vasut 82*a548bc51SMarek Vasut /* Sequencer auto configuration */ 83*a548bc51SMarek Vasut #define RW_MGR_ACTIVATE_0_AND_1 0x0D 84*a548bc51SMarek Vasut #define RW_MGR_ACTIVATE_0_AND_1_WAIT1 0x0E 85*a548bc51SMarek Vasut #define RW_MGR_ACTIVATE_0_AND_1_WAIT2 0x10 86*a548bc51SMarek Vasut #define RW_MGR_ACTIVATE_1 0x0F 87*a548bc51SMarek Vasut #define RW_MGR_CLEAR_DQS_ENABLE 0x49 88*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_READ 0x4C 89*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_READ_CONT 0x54 90*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_WRITE 0x18 91*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_WRITE_WAIT0 0x1B 92*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_WRITE_WAIT1 0x1F 93*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_WRITE_WAIT2 0x19 94*a548bc51SMarek Vasut #define RW_MGR_GUARANTEED_WRITE_WAIT3 0x1D 95*a548bc51SMarek Vasut #define RW_MGR_IDLE 0x00 96*a548bc51SMarek Vasut #define RW_MGR_IDLE_LOOP1 0x7B 97*a548bc51SMarek Vasut #define RW_MGR_IDLE_LOOP2 0x7A 98*a548bc51SMarek Vasut #define RW_MGR_INIT_RESET_0_CKE_0 0x6F 99*a548bc51SMarek Vasut #define RW_MGR_INIT_RESET_1_CKE_0 0x74 100*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_BANK_0 0x22 101*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_BANK_0_DATA 0x25 102*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_BANK_0_DQS 0x24 103*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_BANK_0_NOP 0x23 104*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_BANK_0_WAIT 0x32 105*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_BANK_0_WL_1 0x21 106*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_DM_BANK_0 0x36 107*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA 0x39 108*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS 0x38 109*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP 0x37 110*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT 0x46 111*a548bc51SMarek Vasut #define RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1 0x35 112*a548bc51SMarek Vasut #define RW_MGR_MRS0_DLL_RESET 0x02 113*a548bc51SMarek Vasut #define RW_MGR_MRS0_DLL_RESET_MIRR 0x08 114*a548bc51SMarek Vasut #define RW_MGR_MRS0_USER 0x07 115*a548bc51SMarek Vasut #define RW_MGR_MRS0_USER_MIRR 0x0C 116*a548bc51SMarek Vasut #define RW_MGR_MRS1 0x03 117*a548bc51SMarek Vasut #define RW_MGR_MRS1_MIRR 0x09 118*a548bc51SMarek Vasut #define RW_MGR_MRS2 0x04 119*a548bc51SMarek Vasut #define RW_MGR_MRS2_MIRR 0x0A 120*a548bc51SMarek Vasut #define RW_MGR_MRS3 0x05 121*a548bc51SMarek Vasut #define RW_MGR_MRS3_MIRR 0x0B 122*a548bc51SMarek Vasut #define RW_MGR_PRECHARGE_ALL 0x12 123*a548bc51SMarek Vasut #define RW_MGR_READ_B2B 0x59 124*a548bc51SMarek Vasut #define RW_MGR_READ_B2B_WAIT1 0x61 125*a548bc51SMarek Vasut #define RW_MGR_READ_B2B_WAIT2 0x6B 126*a548bc51SMarek Vasut #define RW_MGR_REFRESH_ALL 0x14 127*a548bc51SMarek Vasut #define RW_MGR_RETURN 0x01 128*a548bc51SMarek Vasut #define RW_MGR_SGLE_READ 0x7D 129*a548bc51SMarek Vasut #define RW_MGR_ZQCL 0x06 130*a548bc51SMarek Vasut 131*a548bc51SMarek Vasut /* Sequencer defines configuration */ 132*a548bc51SMarek Vasut #define AFI_RATE_RATIO 1 133*a548bc51SMarek Vasut #define CALIB_LFIFO_OFFSET 7 134*a548bc51SMarek Vasut #define CALIB_VFIFO_OFFSET 5 135*a548bc51SMarek Vasut #define ENABLE_SUPER_QUICK_CALIBRATION 0 136*a548bc51SMarek Vasut #define IO_DELAY_PER_DCHAIN_TAP 25 137*a548bc51SMarek Vasut #define IO_DELAY_PER_DQS_EN_DCHAIN_TAP 25 138*a548bc51SMarek Vasut #define IO_DELAY_PER_OPA_TAP 312 139*a548bc51SMarek Vasut #define IO_DLL_CHAIN_LENGTH 8 140*a548bc51SMarek Vasut #define IO_DQDQS_OUT_PHASE_MAX 0 141*a548bc51SMarek Vasut #define IO_DQS_EN_DELAY_MAX 31 142*a548bc51SMarek Vasut #define IO_DQS_EN_DELAY_OFFSET 0 143*a548bc51SMarek Vasut #define IO_DQS_EN_PHASE_MAX 7 144*a548bc51SMarek Vasut #define IO_DQS_IN_DELAY_MAX 31 145*a548bc51SMarek Vasut #define IO_DQS_IN_RESERVE 4 146*a548bc51SMarek Vasut #define IO_DQS_OUT_RESERVE 4 147*a548bc51SMarek Vasut #define IO_IO_IN_DELAY_MAX 31 148*a548bc51SMarek Vasut #define IO_IO_OUT1_DELAY_MAX 31 149*a548bc51SMarek Vasut #define IO_IO_OUT2_DELAY_MAX 0 150*a548bc51SMarek Vasut #define IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS 0 151*a548bc51SMarek Vasut #define MAX_LATENCY_COUNT_WIDTH 5 152*a548bc51SMarek Vasut #define READ_VALID_FIFO_SIZE 16 153*a548bc51SMarek Vasut #define REG_FILE_INIT_SEQ_SIGNATURE 0x55550496 154*a548bc51SMarek Vasut #define RW_MGR_MEM_ADDRESS_MIRRORING 0 155*a548bc51SMarek Vasut #define RW_MGR_MEM_DATA_MASK_WIDTH 4 156*a548bc51SMarek Vasut #define RW_MGR_MEM_DATA_WIDTH 32 157*a548bc51SMarek Vasut #define RW_MGR_MEM_DQ_PER_READ_DQS 8 158*a548bc51SMarek Vasut #define RW_MGR_MEM_DQ_PER_WRITE_DQS 8 159*a548bc51SMarek Vasut #define RW_MGR_MEM_IF_READ_DQS_WIDTH 4 160*a548bc51SMarek Vasut #define RW_MGR_MEM_IF_WRITE_DQS_WIDTH 4 161*a548bc51SMarek Vasut #define RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM 1 162*a548bc51SMarek Vasut #define RW_MGR_MEM_NUMBER_OF_RANKS 1 163*a548bc51SMarek Vasut #define RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS 1 164*a548bc51SMarek Vasut #define RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS 1 165*a548bc51SMarek Vasut #define RW_MGR_TRUE_MEM_DATA_MASK_WIDTH 4 166*a548bc51SMarek Vasut #define TINIT_CNTR0_VAL 99 167*a548bc51SMarek Vasut #define TINIT_CNTR1_VAL 32 168*a548bc51SMarek Vasut #define TINIT_CNTR2_VAL 32 169*a548bc51SMarek Vasut #define TRESET_CNTR0_VAL 99 170*a548bc51SMarek Vasut #define TRESET_CNTR1_VAL 99 171*a548bc51SMarek Vasut #define TRESET_CNTR2_VAL 10 172*a548bc51SMarek Vasut 173*a548bc51SMarek Vasut /* Sequencer ac_rom_init configuration */ 174*a548bc51SMarek Vasut const u32 ac_rom_init[] = { 175*a548bc51SMarek Vasut 0x20700000, 176*a548bc51SMarek Vasut 0x20780000, 177*a548bc51SMarek Vasut 0x10080421, 178*a548bc51SMarek Vasut 0x10080520, 179*a548bc51SMarek Vasut 0x10090044, 180*a548bc51SMarek Vasut 0x100a0008, 181*a548bc51SMarek Vasut 0x100b0000, 182*a548bc51SMarek Vasut 0x10380400, 183*a548bc51SMarek Vasut 0x10080441, 184*a548bc51SMarek Vasut 0x100804c0, 185*a548bc51SMarek Vasut 0x100a0024, 186*a548bc51SMarek Vasut 0x10090010, 187*a548bc51SMarek Vasut 0x100b0000, 188*a548bc51SMarek Vasut 0x30780000, 189*a548bc51SMarek Vasut 0x38780000, 190*a548bc51SMarek Vasut 0x30780000, 191*a548bc51SMarek Vasut 0x10680000, 192*a548bc51SMarek Vasut 0x106b0000, 193*a548bc51SMarek Vasut 0x10280400, 194*a548bc51SMarek Vasut 0x10480000, 195*a548bc51SMarek Vasut 0x1c980000, 196*a548bc51SMarek Vasut 0x1c9b0000, 197*a548bc51SMarek Vasut 0x1c980008, 198*a548bc51SMarek Vasut 0x1c9b0008, 199*a548bc51SMarek Vasut 0x38f80000, 200*a548bc51SMarek Vasut 0x3cf80000, 201*a548bc51SMarek Vasut 0x38780000, 202*a548bc51SMarek Vasut 0x18180000, 203*a548bc51SMarek Vasut 0x18980000, 204*a548bc51SMarek Vasut 0x13580000, 205*a548bc51SMarek Vasut 0x135b0000, 206*a548bc51SMarek Vasut 0x13580008, 207*a548bc51SMarek Vasut 0x135b0008, 208*a548bc51SMarek Vasut 0x33780000, 209*a548bc51SMarek Vasut 0x10580008, 210*a548bc51SMarek Vasut 0x10780000 211*a548bc51SMarek Vasut }; 212*a548bc51SMarek Vasut 213*a548bc51SMarek Vasut /* Sequencer inst_rom_init configuration */ 214*a548bc51SMarek Vasut const u32 inst_rom_init[] = { 215*a548bc51SMarek Vasut 0x80000, 216*a548bc51SMarek Vasut 0x80680, 217*a548bc51SMarek Vasut 0x8180, 218*a548bc51SMarek Vasut 0x8200, 219*a548bc51SMarek Vasut 0x8280, 220*a548bc51SMarek Vasut 0x8300, 221*a548bc51SMarek Vasut 0x8380, 222*a548bc51SMarek Vasut 0x8100, 223*a548bc51SMarek Vasut 0x8480, 224*a548bc51SMarek Vasut 0x8500, 225*a548bc51SMarek Vasut 0x8580, 226*a548bc51SMarek Vasut 0x8600, 227*a548bc51SMarek Vasut 0x8400, 228*a548bc51SMarek Vasut 0x800, 229*a548bc51SMarek Vasut 0x8680, 230*a548bc51SMarek Vasut 0x880, 231*a548bc51SMarek Vasut 0xa680, 232*a548bc51SMarek Vasut 0x80680, 233*a548bc51SMarek Vasut 0x900, 234*a548bc51SMarek Vasut 0x80680, 235*a548bc51SMarek Vasut 0x980, 236*a548bc51SMarek Vasut 0xa680, 237*a548bc51SMarek Vasut 0x8680, 238*a548bc51SMarek Vasut 0x80680, 239*a548bc51SMarek Vasut 0xb68, 240*a548bc51SMarek Vasut 0xcce8, 241*a548bc51SMarek Vasut 0xae8, 242*a548bc51SMarek Vasut 0x8ce8, 243*a548bc51SMarek Vasut 0xb88, 244*a548bc51SMarek Vasut 0xec88, 245*a548bc51SMarek Vasut 0xa08, 246*a548bc51SMarek Vasut 0xac88, 247*a548bc51SMarek Vasut 0x80680, 248*a548bc51SMarek Vasut 0xce00, 249*a548bc51SMarek Vasut 0xcd80, 250*a548bc51SMarek Vasut 0xe700, 251*a548bc51SMarek Vasut 0xc00, 252*a548bc51SMarek Vasut 0x20ce0, 253*a548bc51SMarek Vasut 0x20ce0, 254*a548bc51SMarek Vasut 0x20ce0, 255*a548bc51SMarek Vasut 0x20ce0, 256*a548bc51SMarek Vasut 0xd00, 257*a548bc51SMarek Vasut 0x680, 258*a548bc51SMarek Vasut 0x680, 259*a548bc51SMarek Vasut 0x680, 260*a548bc51SMarek Vasut 0x680, 261*a548bc51SMarek Vasut 0x60e80, 262*a548bc51SMarek Vasut 0x61080, 263*a548bc51SMarek Vasut 0x61080, 264*a548bc51SMarek Vasut 0x61080, 265*a548bc51SMarek Vasut 0xa680, 266*a548bc51SMarek Vasut 0x8680, 267*a548bc51SMarek Vasut 0x80680, 268*a548bc51SMarek Vasut 0xce00, 269*a548bc51SMarek Vasut 0xcd80, 270*a548bc51SMarek Vasut 0xe700, 271*a548bc51SMarek Vasut 0xc00, 272*a548bc51SMarek Vasut 0x30ce0, 273*a548bc51SMarek Vasut 0x30ce0, 274*a548bc51SMarek Vasut 0x30ce0, 275*a548bc51SMarek Vasut 0x30ce0, 276*a548bc51SMarek Vasut 0xd00, 277*a548bc51SMarek Vasut 0x680, 278*a548bc51SMarek Vasut 0x680, 279*a548bc51SMarek Vasut 0x680, 280*a548bc51SMarek Vasut 0x680, 281*a548bc51SMarek Vasut 0x70e80, 282*a548bc51SMarek Vasut 0x71080, 283*a548bc51SMarek Vasut 0x71080, 284*a548bc51SMarek Vasut 0x71080, 285*a548bc51SMarek Vasut 0xa680, 286*a548bc51SMarek Vasut 0x8680, 287*a548bc51SMarek Vasut 0x80680, 288*a548bc51SMarek Vasut 0x1158, 289*a548bc51SMarek Vasut 0x6d8, 290*a548bc51SMarek Vasut 0x80680, 291*a548bc51SMarek Vasut 0x1168, 292*a548bc51SMarek Vasut 0x7e8, 293*a548bc51SMarek Vasut 0x7e8, 294*a548bc51SMarek Vasut 0x87e8, 295*a548bc51SMarek Vasut 0x40fe8, 296*a548bc51SMarek Vasut 0x410e8, 297*a548bc51SMarek Vasut 0x410e8, 298*a548bc51SMarek Vasut 0x410e8, 299*a548bc51SMarek Vasut 0x1168, 300*a548bc51SMarek Vasut 0x7e8, 301*a548bc51SMarek Vasut 0x7e8, 302*a548bc51SMarek Vasut 0xa7e8, 303*a548bc51SMarek Vasut 0x80680, 304*a548bc51SMarek Vasut 0x40e88, 305*a548bc51SMarek Vasut 0x41088, 306*a548bc51SMarek Vasut 0x41088, 307*a548bc51SMarek Vasut 0x41088, 308*a548bc51SMarek Vasut 0x40f68, 309*a548bc51SMarek Vasut 0x410e8, 310*a548bc51SMarek Vasut 0x410e8, 311*a548bc51SMarek Vasut 0x410e8, 312*a548bc51SMarek Vasut 0xa680, 313*a548bc51SMarek Vasut 0x40fe8, 314*a548bc51SMarek Vasut 0x410e8, 315*a548bc51SMarek Vasut 0x410e8, 316*a548bc51SMarek Vasut 0x410e8, 317*a548bc51SMarek Vasut 0x41008, 318*a548bc51SMarek Vasut 0x41088, 319*a548bc51SMarek Vasut 0x41088, 320*a548bc51SMarek Vasut 0x41088, 321*a548bc51SMarek Vasut 0x1100, 322*a548bc51SMarek Vasut 0xc680, 323*a548bc51SMarek Vasut 0x8680, 324*a548bc51SMarek Vasut 0xe680, 325*a548bc51SMarek Vasut 0x80680, 326*a548bc51SMarek Vasut 0x0, 327*a548bc51SMarek Vasut 0x8000, 328*a548bc51SMarek Vasut 0xa000, 329*a548bc51SMarek Vasut 0xc000, 330*a548bc51SMarek Vasut 0x80000, 331*a548bc51SMarek Vasut 0x80, 332*a548bc51SMarek Vasut 0x8080, 333*a548bc51SMarek Vasut 0xa080, 334*a548bc51SMarek Vasut 0xc080, 335*a548bc51SMarek Vasut 0x80080, 336*a548bc51SMarek Vasut 0x9180, 337*a548bc51SMarek Vasut 0x8680, 338*a548bc51SMarek Vasut 0xa680, 339*a548bc51SMarek Vasut 0x80680, 340*a548bc51SMarek Vasut 0x40f08, 341*a548bc51SMarek Vasut 0x80680 342*a548bc51SMarek Vasut }; 343*a548bc51SMarek Vasut 344*a548bc51SMarek Vasut #endif /* __SOCFPGA_SDRAM_CONFIG_H__ */ 345