xref: /rk3399_rockchip-uboot/board/aries/mcvevk/qts/pll_config.h (revision c1a16c3ab541c014b029b42cc27cae496107e170)
1*a548bc51SMarek Vasut /*
2*a548bc51SMarek Vasut  * Altera SoCFPGA Clock and PLL configuration
3*a548bc51SMarek Vasut  *
4*a548bc51SMarek Vasut  * SPDX-License-Identifier:	BSD-3-Clause
5*a548bc51SMarek Vasut  */
6*a548bc51SMarek Vasut 
7*a548bc51SMarek Vasut #ifndef __SOCFPGA_PLL_CONFIG_H__
8*a548bc51SMarek Vasut #define __SOCFPGA_PLL_CONFIG_H__
9*a548bc51SMarek Vasut 
10*a548bc51SMarek Vasut #define CONFIG_HPS_DBCTRL_STAYOSC1 1
11*a548bc51SMarek Vasut 
12*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_VCO_DENOM 0
13*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_VCO_NUMER 63
14*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT 0
15*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT 0
16*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT 0
17*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT 511
18*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT 511
19*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT 15
20*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK 1
21*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK 1
22*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK 1
23*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK 1
24*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK 0
25*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK 1
26*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK 0
27*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP 1
28*a548bc51SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP 1
29*a548bc51SMarek Vasut 
30*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_DENOM 0
31*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_NUMER 39
32*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_PSRC 0
33*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT 3
34*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT 511
35*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT 511
36*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT 4
37*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT 4
38*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT 511
39*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_USBCLK 0
40*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK 0
41*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK 1
42*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK 1
43*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK 6249
44*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_SDMMC 2
45*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_NAND 2
46*a548bc51SMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_QSPI 1
47*a548bc51SMarek Vasut 
48*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM 0
49*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER 31
50*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_SSRC 0
51*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT 1
52*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE 0
53*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT 0
54*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE 0
55*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT 1
56*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE 4
57*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT 5
58*a548bc51SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE 0
59*a548bc51SMarek Vasut 
60*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_OSC1_HZ 25000000
61*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_OSC2_HZ 25000000
62*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_F2S_SDR_REF_HZ 0
63*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_F2S_PER_REF_HZ 0
64*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_MAINVCO_HZ 1600000000
65*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_PERVCO_HZ 1000000000
66*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_SDRVCO_HZ 800000000
67*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_EMAC0_HZ 250000000
68*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_EMAC1_HZ 1953125
69*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_USBCLK_HZ 200000000
70*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_NAND_HZ 50000000
71*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_SDMMC_HZ 200000000
72*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_QSPI_HZ 3125000
73*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_SPIM_HZ 200000000
74*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_CAN0_HZ 100000000
75*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_CAN1_HZ 100000000
76*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_GPIODB_HZ 32000
77*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_L4_MP_HZ 100000000
78*a548bc51SMarek Vasut #define CONFIG_HPS_CLK_L4_SP_HZ 100000000
79*a548bc51SMarek Vasut 
80*a548bc51SMarek Vasut #define CONFIG_HPS_ALTERAGRP_MPUCLK 1
81*a548bc51SMarek Vasut #define CONFIG_HPS_ALTERAGRP_MAINCLK 3
82*a548bc51SMarek Vasut #define CONFIG_HPS_ALTERAGRP_DBGATCLK 3
83*a548bc51SMarek Vasut 
84*a548bc51SMarek Vasut 
85*a548bc51SMarek Vasut #endif /* __SOCFPGA_PLL_CONFIG_H__ */
86