xref: /rk3399_rockchip-uboot/board/aries/m53evk/m53evk.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
12a4058c2SMarek Vasut /*
22a4058c2SMarek Vasut  * Aries M53 module
32a4058c2SMarek Vasut  *
42a4058c2SMarek Vasut  * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
52a4058c2SMarek Vasut  *
62a4058c2SMarek Vasut  * SPDX-License-Identifier:	GPL-2.0+
72a4058c2SMarek Vasut  */
82a4058c2SMarek Vasut 
92a4058c2SMarek Vasut #include <common.h>
102a4058c2SMarek Vasut #include <asm/io.h>
112a4058c2SMarek Vasut #include <asm/arch/imx-regs.h>
122a4058c2SMarek Vasut #include <asm/arch/sys_proto.h>
132a4058c2SMarek Vasut #include <asm/arch/crm_regs.h>
142a4058c2SMarek Vasut #include <asm/arch/clock.h>
152a4058c2SMarek Vasut #include <asm/arch/iomux-mx53.h>
16*552a848eSStefano Babic #include <asm/mach-imx/mx5_video.h>
172a4058c2SMarek Vasut #include <asm/spl.h>
182a4058c2SMarek Vasut #include <linux/errno.h>
192a4058c2SMarek Vasut #include <netdev.h>
202a4058c2SMarek Vasut #include <i2c.h>
212a4058c2SMarek Vasut #include <mmc.h>
222a4058c2SMarek Vasut #include <spl.h>
232a4058c2SMarek Vasut #include <fsl_esdhc.h>
242a4058c2SMarek Vasut #include <asm/gpio.h>
252a4058c2SMarek Vasut #include <usb/ehci-ci.h>
262a4058c2SMarek Vasut #include <linux/fb.h>
272a4058c2SMarek Vasut #include <ipu_pixfmt.h>
282a4058c2SMarek Vasut 
292a4058c2SMarek Vasut /* Special MXCFB sync flags are here. */
302a4058c2SMarek Vasut #include "../drivers/video/mxcfb.h"
312a4058c2SMarek Vasut 
322a4058c2SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
332a4058c2SMarek Vasut 
342a4058c2SMarek Vasut static uint32_t mx53_dram_size[2];
352a4058c2SMarek Vasut 
get_effective_memsize(void)362a4058c2SMarek Vasut phys_size_t get_effective_memsize(void)
372a4058c2SMarek Vasut {
382a4058c2SMarek Vasut 	/*
392a4058c2SMarek Vasut 	 * WARNING: We must override get_effective_memsize() function here
402a4058c2SMarek Vasut 	 * to report only the size of the first DRAM bank. This is to make
412a4058c2SMarek Vasut 	 * U-Boot relocator place U-Boot into valid memory, that is, at the
422a4058c2SMarek Vasut 	 * end of the first DRAM bank. If we did not override this function
432a4058c2SMarek Vasut 	 * like so, U-Boot would be placed at the address of the first DRAM
442a4058c2SMarek Vasut 	 * bank + total DRAM size - sizeof(uboot), which in the setup where
452a4058c2SMarek Vasut 	 * each DRAM bank contains 512MiB of DRAM would result in placing
462a4058c2SMarek Vasut 	 * U-Boot into invalid memory area close to the end of the first
472a4058c2SMarek Vasut 	 * DRAM bank.
482a4058c2SMarek Vasut 	 */
492a4058c2SMarek Vasut 	return mx53_dram_size[0];
502a4058c2SMarek Vasut }
512a4058c2SMarek Vasut 
dram_init(void)522a4058c2SMarek Vasut int dram_init(void)
532a4058c2SMarek Vasut {
542a4058c2SMarek Vasut 	mx53_dram_size[0] = get_ram_size((void *)PHYS_SDRAM_1, 1 << 30);
552a4058c2SMarek Vasut 	mx53_dram_size[1] = get_ram_size((void *)PHYS_SDRAM_2, 1 << 30);
562a4058c2SMarek Vasut 
572a4058c2SMarek Vasut 	gd->ram_size = mx53_dram_size[0] + mx53_dram_size[1];
582a4058c2SMarek Vasut 
592a4058c2SMarek Vasut 	return 0;
602a4058c2SMarek Vasut }
612a4058c2SMarek Vasut 
dram_init_banksize(void)6216225590STom Rini int dram_init_banksize(void)
632a4058c2SMarek Vasut {
642a4058c2SMarek Vasut 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
652a4058c2SMarek Vasut 	gd->bd->bi_dram[0].size = mx53_dram_size[0];
662a4058c2SMarek Vasut 
672a4058c2SMarek Vasut 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
682a4058c2SMarek Vasut 	gd->bd->bi_dram[1].size = mx53_dram_size[1];
6916225590STom Rini 
7016225590STom Rini 	return 0;
712a4058c2SMarek Vasut }
722a4058c2SMarek Vasut 
setup_iomux_uart(void)732a4058c2SMarek Vasut static void setup_iomux_uart(void)
742a4058c2SMarek Vasut {
752a4058c2SMarek Vasut 	static const iomux_v3_cfg_t uart_pads[] = {
762a4058c2SMarek Vasut 		MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
772a4058c2SMarek Vasut 		MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
782a4058c2SMarek Vasut 	};
792a4058c2SMarek Vasut 
802a4058c2SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
812a4058c2SMarek Vasut }
822a4058c2SMarek Vasut 
832a4058c2SMarek Vasut #ifdef CONFIG_USB_EHCI_MX5
board_ehci_hcd_init(int port)842a4058c2SMarek Vasut int board_ehci_hcd_init(int port)
852a4058c2SMarek Vasut {
862a4058c2SMarek Vasut 	if (port == 0) {
872a4058c2SMarek Vasut 		/* USB OTG PWRON */
882a4058c2SMarek Vasut 		imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4,
892a4058c2SMarek Vasut 					PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
902a4058c2SMarek Vasut 		gpio_direction_output(IMX_GPIO_NR(1, 4), 0);
912a4058c2SMarek Vasut 
922a4058c2SMarek Vasut 		/* USB OTG Over Current */
932a4058c2SMarek Vasut 		imx_iomux_v3_setup_pad(MX53_PAD_GPIO_18__GPIO7_13);
942a4058c2SMarek Vasut 	} else if (port == 1) {
952a4058c2SMarek Vasut 		/* USB Host PWRON */
962a4058c2SMarek Vasut 		imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2,
972a4058c2SMarek Vasut 					PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
982a4058c2SMarek Vasut 		gpio_direction_output(IMX_GPIO_NR(1, 2), 0);
992a4058c2SMarek Vasut 
1002a4058c2SMarek Vasut 		/* USB Host Over Current */
1012a4058c2SMarek Vasut 		imx_iomux_v3_setup_pad(MX53_PAD_GPIO_3__USBOH3_USBH1_OC);
1022a4058c2SMarek Vasut 	}
1032a4058c2SMarek Vasut 
1042a4058c2SMarek Vasut 	return 0;
1052a4058c2SMarek Vasut }
1062a4058c2SMarek Vasut #endif
1072a4058c2SMarek Vasut 
setup_iomux_fec(void)1082a4058c2SMarek Vasut static void setup_iomux_fec(void)
1092a4058c2SMarek Vasut {
1102a4058c2SMarek Vasut 	static const iomux_v3_cfg_t fec_pads[] = {
1112a4058c2SMarek Vasut 		/* MDIO pads */
1122a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
1132a4058c2SMarek Vasut 			PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
1142a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
1152a4058c2SMarek Vasut 
1162a4058c2SMarek Vasut 		/* FEC 0 pads */
1172a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
1182a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1192a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
1202a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1212a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
1222a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1232a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
1242a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
1252a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1262a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
1272a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1282a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
1292a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
1302a4058c2SMarek Vasut 
1312a4058c2SMarek Vasut 		/* FEC 1 pads */
1322a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_COL0__FEC_RDATA_3,
1332a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1342a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__FEC_TX_ER,
1352a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1362a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_COL1__FEC_RX_CLK,
1372a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1382a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__FEC_COL,
1392a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1402a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_COL2__FEC_RDATA_2,
1412a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1422a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__FEC_TDATA_2, PAD_CTL_DSE_HIGH),
1432a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_KEY_COL3__FEC_CRS,
1442a4058c2SMarek Vasut 				PAD_CTL_HYS | PAD_CTL_PKE),
1452a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_GPIO_19__FEC_TDATA_3, PAD_CTL_DSE_HIGH),
1462a4058c2SMarek Vasut 	};
1472a4058c2SMarek Vasut 
1482a4058c2SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
1492a4058c2SMarek Vasut }
1502a4058c2SMarek Vasut 
1512a4058c2SMarek Vasut #ifdef CONFIG_FSL_ESDHC
1522a4058c2SMarek Vasut struct fsl_esdhc_cfg esdhc_cfg = {
1532a4058c2SMarek Vasut 	MMC_SDHC1_BASE_ADDR,
1542a4058c2SMarek Vasut };
1552a4058c2SMarek Vasut 
board_mmc_getcd(struct mmc * mmc)1562a4058c2SMarek Vasut int board_mmc_getcd(struct mmc *mmc)
1572a4058c2SMarek Vasut {
1582a4058c2SMarek Vasut 	imx_iomux_v3_setup_pad(MX53_PAD_GPIO_1__GPIO1_1);
1592a4058c2SMarek Vasut 	gpio_direction_input(IMX_GPIO_NR(1, 1));
1602a4058c2SMarek Vasut 
1612a4058c2SMarek Vasut 	return !gpio_get_value(IMX_GPIO_NR(1, 1));
1622a4058c2SMarek Vasut }
1632a4058c2SMarek Vasut 
1642a4058c2SMarek Vasut #define SD_CMD_PAD_CTRL		(PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
1652a4058c2SMarek Vasut 				 PAD_CTL_PUS_100K_UP)
1662a4058c2SMarek Vasut #define SD_PAD_CTRL		(PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
1672a4058c2SMarek Vasut 				 PAD_CTL_DSE_HIGH)
1682a4058c2SMarek Vasut 
board_mmc_init(bd_t * bis)1692a4058c2SMarek Vasut int board_mmc_init(bd_t *bis)
1702a4058c2SMarek Vasut {
1712a4058c2SMarek Vasut 	static const iomux_v3_cfg_t sd1_pads[] = {
1722a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
1732a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
1742a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
1752a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
1762a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
1772a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
1782a4058c2SMarek Vasut 		MX53_PAD_EIM_DA13__GPIO3_13,
1792a4058c2SMarek Vasut 
1802a4058c2SMarek Vasut 		MX53_PAD_EIM_EB3__GPIO2_31, /* SD power */
1812a4058c2SMarek Vasut 	};
1822a4058c2SMarek Vasut 
1832a4058c2SMarek Vasut 	esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
1842a4058c2SMarek Vasut 
1852a4058c2SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads));
1862a4058c2SMarek Vasut 
1872a4058c2SMarek Vasut 	/* GPIO 2_31 is SD power */
1882a4058c2SMarek Vasut 	gpio_direction_output(IMX_GPIO_NR(2, 31), 0);
1892a4058c2SMarek Vasut 
1902a4058c2SMarek Vasut 	return fsl_esdhc_initialize(bis, &esdhc_cfg);
1912a4058c2SMarek Vasut }
1922a4058c2SMarek Vasut #endif
1932a4058c2SMarek Vasut 
1942a4058c2SMarek Vasut #ifdef CONFIG_VIDEO
1952a4058c2SMarek Vasut static struct fb_videomode const ampire_wvga = {
1962a4058c2SMarek Vasut 	.name		= "Ampire",
1972a4058c2SMarek Vasut 	.refresh	= 60,
1982a4058c2SMarek Vasut 	.xres		= 800,
1992a4058c2SMarek Vasut 	.yres		= 480,
2002a4058c2SMarek Vasut 	.pixclock	= 29851, /* picosecond (33.5 MHz) */
2012a4058c2SMarek Vasut 	.left_margin	= 89,
2022a4058c2SMarek Vasut 	.right_margin	= 164,
2032a4058c2SMarek Vasut 	.upper_margin	= 23,
2042a4058c2SMarek Vasut 	.lower_margin	= 10,
2052a4058c2SMarek Vasut 	.hsync_len	= 10,
2062a4058c2SMarek Vasut 	.vsync_len	= 10,
2072a4058c2SMarek Vasut 	.sync		= FB_SYNC_CLK_LAT_FALL,
2082a4058c2SMarek Vasut };
2092a4058c2SMarek Vasut 
board_video_skip(void)2102a4058c2SMarek Vasut int board_video_skip(void)
2112a4058c2SMarek Vasut {
2122a4058c2SMarek Vasut 	int ret;
2132a4058c2SMarek Vasut 	ret = ipuv3_fb_init(&ampire_wvga, 1, IPU_PIX_FMT_RGB666);
2142a4058c2SMarek Vasut 	if (ret)
2152a4058c2SMarek Vasut 		printf("Ampire LCD cannot be configured: %d\n", ret);
2162a4058c2SMarek Vasut 	return ret;
2172a4058c2SMarek Vasut }
2182a4058c2SMarek Vasut #endif
2192a4058c2SMarek Vasut 
2202a4058c2SMarek Vasut #define I2C_PAD_CTRL	(PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
2212a4058c2SMarek Vasut 			 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
2222a4058c2SMarek Vasut 
setup_iomux_i2c(void)2232a4058c2SMarek Vasut static void setup_iomux_i2c(void)
2242a4058c2SMarek Vasut {
2252a4058c2SMarek Vasut 	static const iomux_v3_cfg_t i2c_pads[] = {
2262a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_EIM_D16__I2C2_SDA, I2C_PAD_CTRL),
2272a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_EIM_EB2__I2C2_SCL, I2C_PAD_CTRL),
2282a4058c2SMarek Vasut 	};
2292a4058c2SMarek Vasut 
2302a4058c2SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
2312a4058c2SMarek Vasut }
2322a4058c2SMarek Vasut 
setup_iomux_video(void)2332a4058c2SMarek Vasut static void setup_iomux_video(void)
2342a4058c2SMarek Vasut {
2352a4058c2SMarek Vasut 	static const iomux_v3_cfg_t lcd_pads[] = {
2362a4058c2SMarek Vasut 		MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0,
2372a4058c2SMarek Vasut 		MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1,
2382a4058c2SMarek Vasut 		MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2,
2392a4058c2SMarek Vasut 		MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3,
2402a4058c2SMarek Vasut 		MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4,
2412a4058c2SMarek Vasut 		MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5,
2422a4058c2SMarek Vasut 		MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6,
2432a4058c2SMarek Vasut 		MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7,
2442a4058c2SMarek Vasut 		MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8,
2452a4058c2SMarek Vasut 		MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9,
2462a4058c2SMarek Vasut 		MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10,
2472a4058c2SMarek Vasut 		MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11,
2482a4058c2SMarek Vasut 		MX53_PAD_EIM_A17__IPU_DISP1_DAT_12,
2492a4058c2SMarek Vasut 		MX53_PAD_EIM_A18__IPU_DISP1_DAT_13,
2502a4058c2SMarek Vasut 		MX53_PAD_EIM_A19__IPU_DISP1_DAT_14,
2512a4058c2SMarek Vasut 		MX53_PAD_EIM_A20__IPU_DISP1_DAT_15,
2522a4058c2SMarek Vasut 		MX53_PAD_EIM_A21__IPU_DISP1_DAT_16,
2532a4058c2SMarek Vasut 		MX53_PAD_EIM_A22__IPU_DISP1_DAT_17,
2542a4058c2SMarek Vasut 		MX53_PAD_EIM_A23__IPU_DISP1_DAT_18,
2552a4058c2SMarek Vasut 		MX53_PAD_EIM_A24__IPU_DISP1_DAT_19,
2562a4058c2SMarek Vasut 		MX53_PAD_EIM_D31__IPU_DISP1_DAT_20,
2572a4058c2SMarek Vasut 		MX53_PAD_EIM_D30__IPU_DISP1_DAT_21,
2582a4058c2SMarek Vasut 		MX53_PAD_EIM_D26__IPU_DISP1_DAT_22,
2592a4058c2SMarek Vasut 		MX53_PAD_EIM_D27__IPU_DISP1_DAT_23,
2602a4058c2SMarek Vasut 		MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK,
2612a4058c2SMarek Vasut 		MX53_PAD_EIM_DA13__IPU_DI1_D0_CS,
2622a4058c2SMarek Vasut 		MX53_PAD_EIM_DA14__IPU_DI1_D1_CS,
2632a4058c2SMarek Vasut 		MX53_PAD_EIM_DA15__IPU_DI1_PIN1,
2642a4058c2SMarek Vasut 		MX53_PAD_EIM_DA11__IPU_DI1_PIN2,
2652a4058c2SMarek Vasut 		MX53_PAD_EIM_DA12__IPU_DI1_PIN3,
2662a4058c2SMarek Vasut 		MX53_PAD_EIM_A25__IPU_DI1_PIN12,
2672a4058c2SMarek Vasut 		MX53_PAD_EIM_DA10__IPU_DI1_PIN15,
2682a4058c2SMarek Vasut 	};
2692a4058c2SMarek Vasut 
2702a4058c2SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
2712a4058c2SMarek Vasut }
2722a4058c2SMarek Vasut 
setup_iomux_nand(void)2732a4058c2SMarek Vasut static void setup_iomux_nand(void)
2742a4058c2SMarek Vasut {
2752a4058c2SMarek Vasut 	static const iomux_v3_cfg_t nand_pads[] = {
2762a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B,
2772a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH),
2782a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B,
2792a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH),
2802a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__EMI_NANDF_CLE,
2812a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH),
2822a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__EMI_NANDF_ALE,
2832a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH),
2842a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B,
2852a4058c2SMarek Vasut 				PAD_CTL_PUS_100K_UP),
2862a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0,
2872a4058c2SMarek Vasut 				PAD_CTL_PUS_100K_UP),
2882a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0,
2892a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH),
2902a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__EMI_NANDF_D_0,
2912a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
2922a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__EMI_NANDF_D_1,
2932a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
2942a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__EMI_NANDF_D_2,
2952a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
2962a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__EMI_NANDF_D_3,
2972a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
2982a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__EMI_NANDF_D_4,
2992a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
3002a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__EMI_NANDF_D_5,
3012a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
3022a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__EMI_NANDF_D_6,
3032a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
3042a4058c2SMarek Vasut 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__EMI_NANDF_D_7,
3052a4058c2SMarek Vasut 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
3062a4058c2SMarek Vasut 	};
3072a4058c2SMarek Vasut 
3082a4058c2SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
3092a4058c2SMarek Vasut }
3102a4058c2SMarek Vasut 
m53_set_clock(void)3112a4058c2SMarek Vasut static void m53_set_clock(void)
3122a4058c2SMarek Vasut {
3132a4058c2SMarek Vasut 	int ret;
3142a4058c2SMarek Vasut 	const uint32_t ref_clk = MXC_HCLK;
3152a4058c2SMarek Vasut 	const uint32_t dramclk = 400;
3162a4058c2SMarek Vasut 	uint32_t cpuclk;
3172a4058c2SMarek Vasut 
3182a4058c2SMarek Vasut 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0,
3192a4058c2SMarek Vasut 					    PAD_CTL_DSE_HIGH | PAD_CTL_PKE));
3202a4058c2SMarek Vasut 	gpio_direction_input(IMX_GPIO_NR(4, 0));
3212a4058c2SMarek Vasut 
3222a4058c2SMarek Vasut 	/* GPIO10 selects modules' CPU speed, 1 = 1200MHz ; 0 = 800MHz */
3232a4058c2SMarek Vasut 	cpuclk = gpio_get_value(IMX_GPIO_NR(4, 0)) ? 1200 : 800;
3242a4058c2SMarek Vasut 
3252a4058c2SMarek Vasut 	ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK);
3262a4058c2SMarek Vasut 	if (ret)
3272a4058c2SMarek Vasut 		printf("CPU:   Switch CPU clock to %dMHz failed\n", cpuclk);
3282a4058c2SMarek Vasut 
3292a4058c2SMarek Vasut 	ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK);
3302a4058c2SMarek Vasut 	if (ret) {
3312a4058c2SMarek Vasut 		printf("CPU:   Switch peripheral clock to %dMHz failed\n",
3322a4058c2SMarek Vasut 			dramclk);
3332a4058c2SMarek Vasut 	}
3342a4058c2SMarek Vasut 
3352a4058c2SMarek Vasut 	ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK);
3362a4058c2SMarek Vasut 	if (ret)
3372a4058c2SMarek Vasut 		printf("CPU:   Switch DDR clock to %dMHz failed\n", dramclk);
3382a4058c2SMarek Vasut }
3392a4058c2SMarek Vasut 
m53_set_nand(void)3402a4058c2SMarek Vasut static void m53_set_nand(void)
3412a4058c2SMarek Vasut {
3422a4058c2SMarek Vasut 	u32 i;
3432a4058c2SMarek Vasut 
3442a4058c2SMarek Vasut 	/* NAND flash is muxed on ATA pins */
3452a4058c2SMarek Vasut 	setbits_le32(M4IF_BASE_ADDR + 0xc, M4IF_GENP_WEIM_MM_MASK);
3462a4058c2SMarek Vasut 
3472a4058c2SMarek Vasut 	/* Wait for Grant/Ack sequence (see EIM_CSnGCR2:MUX16_BYP_GRANT) */
3482a4058c2SMarek Vasut 	for (i = 0x4; i < 0x94; i += 0x18) {
3492a4058c2SMarek Vasut 		clrbits_le32(WEIM_BASE_ADDR + i,
3502a4058c2SMarek Vasut 			     WEIM_GCR2_MUX16_BYP_GRANT_MASK);
3512a4058c2SMarek Vasut 	}
3522a4058c2SMarek Vasut 
3532a4058c2SMarek Vasut 	mxc_set_clock(0, 33, MXC_NFC_CLK);
3542a4058c2SMarek Vasut 	enable_nfc_clk(1);
3552a4058c2SMarek Vasut }
3562a4058c2SMarek Vasut 
board_early_init_f(void)3572a4058c2SMarek Vasut int board_early_init_f(void)
3582a4058c2SMarek Vasut {
3592a4058c2SMarek Vasut 	setup_iomux_uart();
3602a4058c2SMarek Vasut 	setup_iomux_fec();
3612a4058c2SMarek Vasut 	setup_iomux_i2c();
3622a4058c2SMarek Vasut 	setup_iomux_nand();
3632a4058c2SMarek Vasut 	setup_iomux_video();
3642a4058c2SMarek Vasut 
3652a4058c2SMarek Vasut 	m53_set_clock();
3662a4058c2SMarek Vasut 
3672a4058c2SMarek Vasut 	mxc_set_sata_internal_clock();
3682a4058c2SMarek Vasut 
3692a4058c2SMarek Vasut 	/* NAND clock @ 33MHz */
3702a4058c2SMarek Vasut 	m53_set_nand();
3712a4058c2SMarek Vasut 
3722a4058c2SMarek Vasut 	return 0;
3732a4058c2SMarek Vasut }
3742a4058c2SMarek Vasut 
board_init(void)3752a4058c2SMarek Vasut int board_init(void)
3762a4058c2SMarek Vasut {
3772a4058c2SMarek Vasut 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
3782a4058c2SMarek Vasut 
3792a4058c2SMarek Vasut 	return 0;
3802a4058c2SMarek Vasut }
3812a4058c2SMarek Vasut 
checkboard(void)3822a4058c2SMarek Vasut int checkboard(void)
3832a4058c2SMarek Vasut {
3842a4058c2SMarek Vasut 	puts("Board: Aries M53EVK\n");
3852a4058c2SMarek Vasut 
3862a4058c2SMarek Vasut 	return 0;
3872a4058c2SMarek Vasut }
3882a4058c2SMarek Vasut 
3892a4058c2SMarek Vasut /*
3902a4058c2SMarek Vasut  * NAND SPL
3912a4058c2SMarek Vasut  */
3922a4058c2SMarek Vasut #ifdef CONFIG_SPL_BUILD
spl_board_init(void)3932a4058c2SMarek Vasut void spl_board_init(void)
3942a4058c2SMarek Vasut {
3952a4058c2SMarek Vasut 	setup_iomux_nand();
3962a4058c2SMarek Vasut 	m53_set_clock();
3972a4058c2SMarek Vasut 	m53_set_nand();
3982a4058c2SMarek Vasut }
3992a4058c2SMarek Vasut 
spl_boot_device(void)4002a4058c2SMarek Vasut u32 spl_boot_device(void)
4012a4058c2SMarek Vasut {
4022a4058c2SMarek Vasut 	return BOOT_DEVICE_NAND;
4032a4058c2SMarek Vasut }
4042a4058c2SMarek Vasut #endif
405