xref: /rk3399_rockchip-uboot/board/advantech/dms-ba16/dms-ba16.c (revision ff3832205eb53b3e0ceebb6cd5d8891e0ec455d9)
1*ff383220SAkshay Bhat /*
2*ff383220SAkshay Bhat  * Copyright 2016 Timesys Corporation
3*ff383220SAkshay Bhat  * Copyright 2016 Advantech Corporation
4*ff383220SAkshay Bhat  * Copyright 2012 Freescale Semiconductor, Inc.
5*ff383220SAkshay Bhat  *
6*ff383220SAkshay Bhat  * SPDX-License-Identifier:	GPL-2.0+
7*ff383220SAkshay Bhat  */
8*ff383220SAkshay Bhat 
9*ff383220SAkshay Bhat #include <asm/arch/clock.h>
10*ff383220SAkshay Bhat #include <asm/arch/imx-regs.h>
11*ff383220SAkshay Bhat #include <asm/arch/iomux.h>
12*ff383220SAkshay Bhat #include <asm/arch/mx6-pins.h>
13*ff383220SAkshay Bhat #include <asm/errno.h>
14*ff383220SAkshay Bhat #include <asm/gpio.h>
15*ff383220SAkshay Bhat #include <asm/imx-common/mxc_i2c.h>
16*ff383220SAkshay Bhat #include <asm/imx-common/iomux-v3.h>
17*ff383220SAkshay Bhat #include <asm/imx-common/boot_mode.h>
18*ff383220SAkshay Bhat #include <asm/imx-common/video.h>
19*ff383220SAkshay Bhat #include <mmc.h>
20*ff383220SAkshay Bhat #include <fsl_esdhc.h>
21*ff383220SAkshay Bhat #include <miiphy.h>
22*ff383220SAkshay Bhat #include <netdev.h>
23*ff383220SAkshay Bhat #include <asm/arch/mxc_hdmi.h>
24*ff383220SAkshay Bhat #include <asm/arch/crm_regs.h>
25*ff383220SAkshay Bhat #include <asm/io.h>
26*ff383220SAkshay Bhat #include <asm/arch/sys_proto.h>
27*ff383220SAkshay Bhat #include <i2c.h>
28*ff383220SAkshay Bhat #include <pwm.h>
29*ff383220SAkshay Bhat DECLARE_GLOBAL_DATA_PTR;
30*ff383220SAkshay Bhat 
31*ff383220SAkshay Bhat #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP |	\
32*ff383220SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |	\
33*ff383220SAkshay Bhat 	PAD_CTL_HYS)
34*ff383220SAkshay Bhat 
35*ff383220SAkshay Bhat #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
36*ff383220SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
37*ff383220SAkshay Bhat 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
38*ff383220SAkshay Bhat 
39*ff383220SAkshay Bhat #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
40*ff383220SAkshay Bhat 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
41*ff383220SAkshay Bhat 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
42*ff383220SAkshay Bhat 
43*ff383220SAkshay Bhat #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |	\
44*ff383220SAkshay Bhat 	PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
45*ff383220SAkshay Bhat 
46*ff383220SAkshay Bhat #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
47*ff383220SAkshay Bhat 	PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
48*ff383220SAkshay Bhat 
49*ff383220SAkshay Bhat #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
50*ff383220SAkshay Bhat 	PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
51*ff383220SAkshay Bhat 
52*ff383220SAkshay Bhat #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
53*ff383220SAkshay Bhat 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
54*ff383220SAkshay Bhat 
55*ff383220SAkshay Bhat #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
56*ff383220SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
57*ff383220SAkshay Bhat 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
58*ff383220SAkshay Bhat 
59*ff383220SAkshay Bhat #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
60*ff383220SAkshay Bhat 
61*ff383220SAkshay Bhat int dram_init(void)
62*ff383220SAkshay Bhat {
63*ff383220SAkshay Bhat 	gd->ram_size = imx_ddr_size();
64*ff383220SAkshay Bhat 
65*ff383220SAkshay Bhat 	return 0;
66*ff383220SAkshay Bhat }
67*ff383220SAkshay Bhat 
68*ff383220SAkshay Bhat static iomux_v3_cfg_t const uart3_pads[] = {
69*ff383220SAkshay Bhat 	MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
70*ff383220SAkshay Bhat 	MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
71*ff383220SAkshay Bhat 	MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
72*ff383220SAkshay Bhat 	MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
73*ff383220SAkshay Bhat };
74*ff383220SAkshay Bhat 
75*ff383220SAkshay Bhat static iomux_v3_cfg_t const uart4_pads[] = {
76*ff383220SAkshay Bhat 	MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
77*ff383220SAkshay Bhat 	MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
78*ff383220SAkshay Bhat };
79*ff383220SAkshay Bhat 
80*ff383220SAkshay Bhat static iomux_v3_cfg_t const enet_pads[] = {
81*ff383220SAkshay Bhat 	MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
82*ff383220SAkshay Bhat 	MX6_PAD_ENET_MDC__ENET_MDC   | MUX_PAD_CTRL(ENET_PAD_CTRL),
83*ff383220SAkshay Bhat 	MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
84*ff383220SAkshay Bhat 	MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
85*ff383220SAkshay Bhat 	MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86*ff383220SAkshay Bhat 	MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
87*ff383220SAkshay Bhat 	MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
88*ff383220SAkshay Bhat 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
89*ff383220SAkshay Bhat 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK  | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
90*ff383220SAkshay Bhat 	MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
91*ff383220SAkshay Bhat 	MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
92*ff383220SAkshay Bhat 	MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
93*ff383220SAkshay Bhat 	MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
94*ff383220SAkshay Bhat 	MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
95*ff383220SAkshay Bhat 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
96*ff383220SAkshay Bhat 	/* AR8033 PHY Reset */
97*ff383220SAkshay Bhat 	MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
98*ff383220SAkshay Bhat };
99*ff383220SAkshay Bhat 
100*ff383220SAkshay Bhat static void setup_iomux_enet(void)
101*ff383220SAkshay Bhat {
102*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
103*ff383220SAkshay Bhat 
104*ff383220SAkshay Bhat 	/* Reset AR8033 PHY */
105*ff383220SAkshay Bhat 	gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
106*ff383220SAkshay Bhat 	udelay(500);
107*ff383220SAkshay Bhat 	gpio_set_value(IMX_GPIO_NR(1, 28), 1);
108*ff383220SAkshay Bhat }
109*ff383220SAkshay Bhat 
110*ff383220SAkshay Bhat static iomux_v3_cfg_t const usdhc2_pads[] = {
111*ff383220SAkshay Bhat 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
112*ff383220SAkshay Bhat 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
113*ff383220SAkshay Bhat 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
114*ff383220SAkshay Bhat 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
115*ff383220SAkshay Bhat 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
116*ff383220SAkshay Bhat 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
117*ff383220SAkshay Bhat 	MX6_PAD_GPIO_4__GPIO1_IO04	| MUX_PAD_CTRL(NO_PAD_CTRL),
118*ff383220SAkshay Bhat };
119*ff383220SAkshay Bhat 
120*ff383220SAkshay Bhat static iomux_v3_cfg_t const usdhc3_pads[] = {
121*ff383220SAkshay Bhat 	MX6_PAD_SD3_CLK__SD3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
122*ff383220SAkshay Bhat 	MX6_PAD_SD3_CMD__SD3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
123*ff383220SAkshay Bhat 	MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
124*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
125*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
126*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
127*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
128*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
129*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
130*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
131*ff383220SAkshay Bhat 	MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
132*ff383220SAkshay Bhat };
133*ff383220SAkshay Bhat 
134*ff383220SAkshay Bhat static iomux_v3_cfg_t const usdhc4_pads[] = {
135*ff383220SAkshay Bhat 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
136*ff383220SAkshay Bhat 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
137*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
138*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
139*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
142*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144*ff383220SAkshay Bhat 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145*ff383220SAkshay Bhat 	MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
146*ff383220SAkshay Bhat 	MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
147*ff383220SAkshay Bhat };
148*ff383220SAkshay Bhat 
149*ff383220SAkshay Bhat static iomux_v3_cfg_t const ecspi1_pads[] = {
150*ff383220SAkshay Bhat 	MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
151*ff383220SAkshay Bhat 	MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
152*ff383220SAkshay Bhat 	MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
153*ff383220SAkshay Bhat 	MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
154*ff383220SAkshay Bhat };
155*ff383220SAkshay Bhat 
156*ff383220SAkshay Bhat static struct i2c_pads_info i2c_pad_info1 = {
157*ff383220SAkshay Bhat 	.scl = {
158*ff383220SAkshay Bhat 		.i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
159*ff383220SAkshay Bhat 		.gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
160*ff383220SAkshay Bhat 		.gp = IMX_GPIO_NR(5, 27)
161*ff383220SAkshay Bhat 	},
162*ff383220SAkshay Bhat 	.sda = {
163*ff383220SAkshay Bhat 		.i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
164*ff383220SAkshay Bhat 		.gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
165*ff383220SAkshay Bhat 		.gp = IMX_GPIO_NR(5, 26)
166*ff383220SAkshay Bhat 	}
167*ff383220SAkshay Bhat };
168*ff383220SAkshay Bhat 
169*ff383220SAkshay Bhat static struct i2c_pads_info i2c_pad_info2 = {
170*ff383220SAkshay Bhat 	.scl = {
171*ff383220SAkshay Bhat 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
172*ff383220SAkshay Bhat 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
173*ff383220SAkshay Bhat 		.gp = IMX_GPIO_NR(4, 12)
174*ff383220SAkshay Bhat 	},
175*ff383220SAkshay Bhat 	.sda = {
176*ff383220SAkshay Bhat 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
177*ff383220SAkshay Bhat 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
178*ff383220SAkshay Bhat 		.gp = IMX_GPIO_NR(4, 13)
179*ff383220SAkshay Bhat 	}
180*ff383220SAkshay Bhat };
181*ff383220SAkshay Bhat 
182*ff383220SAkshay Bhat static struct i2c_pads_info i2c_pad_info3 = {
183*ff383220SAkshay Bhat 	.scl = {
184*ff383220SAkshay Bhat 		.i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
185*ff383220SAkshay Bhat 		.gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
186*ff383220SAkshay Bhat 		.gp = IMX_GPIO_NR(1, 3)
187*ff383220SAkshay Bhat 	},
188*ff383220SAkshay Bhat 	.sda = {
189*ff383220SAkshay Bhat 		.i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
190*ff383220SAkshay Bhat 		.gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
191*ff383220SAkshay Bhat 		.gp = IMX_GPIO_NR(1, 6)
192*ff383220SAkshay Bhat 	}
193*ff383220SAkshay Bhat };
194*ff383220SAkshay Bhat 
195*ff383220SAkshay Bhat #ifdef CONFIG_MXC_SPI
196*ff383220SAkshay Bhat int board_spi_cs_gpio(unsigned bus, unsigned cs)
197*ff383220SAkshay Bhat {
198*ff383220SAkshay Bhat 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
199*ff383220SAkshay Bhat }
200*ff383220SAkshay Bhat 
201*ff383220SAkshay Bhat static void setup_spi(void)
202*ff383220SAkshay Bhat {
203*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
204*ff383220SAkshay Bhat }
205*ff383220SAkshay Bhat #endif
206*ff383220SAkshay Bhat 
207*ff383220SAkshay Bhat static iomux_v3_cfg_t const pcie_pads[] = {
208*ff383220SAkshay Bhat 	MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
209*ff383220SAkshay Bhat 	MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
210*ff383220SAkshay Bhat };
211*ff383220SAkshay Bhat 
212*ff383220SAkshay Bhat static void setup_pcie(void)
213*ff383220SAkshay Bhat {
214*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
215*ff383220SAkshay Bhat }
216*ff383220SAkshay Bhat 
217*ff383220SAkshay Bhat static void setup_iomux_uart(void)
218*ff383220SAkshay Bhat {
219*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
220*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
221*ff383220SAkshay Bhat }
222*ff383220SAkshay Bhat 
223*ff383220SAkshay Bhat #ifdef CONFIG_FSL_ESDHC
224*ff383220SAkshay Bhat struct fsl_esdhc_cfg usdhc_cfg[3] = {
225*ff383220SAkshay Bhat 	{USDHC2_BASE_ADDR},
226*ff383220SAkshay Bhat 	{USDHC3_BASE_ADDR},
227*ff383220SAkshay Bhat 	{USDHC4_BASE_ADDR},
228*ff383220SAkshay Bhat };
229*ff383220SAkshay Bhat 
230*ff383220SAkshay Bhat #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
231*ff383220SAkshay Bhat #define USDHC4_CD_GPIO	IMX_GPIO_NR(6, 11)
232*ff383220SAkshay Bhat 
233*ff383220SAkshay Bhat int board_mmc_getcd(struct mmc *mmc)
234*ff383220SAkshay Bhat {
235*ff383220SAkshay Bhat 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
236*ff383220SAkshay Bhat 	int ret = 0;
237*ff383220SAkshay Bhat 
238*ff383220SAkshay Bhat 	switch (cfg->esdhc_base) {
239*ff383220SAkshay Bhat 	case USDHC2_BASE_ADDR:
240*ff383220SAkshay Bhat 		ret = !gpio_get_value(USDHC2_CD_GPIO);
241*ff383220SAkshay Bhat 		break;
242*ff383220SAkshay Bhat 	case USDHC3_BASE_ADDR:
243*ff383220SAkshay Bhat 		ret = 1; /* eMMC is always present */
244*ff383220SAkshay Bhat 		break;
245*ff383220SAkshay Bhat 	case USDHC4_BASE_ADDR:
246*ff383220SAkshay Bhat 		ret = !gpio_get_value(USDHC4_CD_GPIO);
247*ff383220SAkshay Bhat 		break;
248*ff383220SAkshay Bhat 	}
249*ff383220SAkshay Bhat 
250*ff383220SAkshay Bhat 	return ret;
251*ff383220SAkshay Bhat }
252*ff383220SAkshay Bhat 
253*ff383220SAkshay Bhat int board_mmc_init(bd_t *bis)
254*ff383220SAkshay Bhat {
255*ff383220SAkshay Bhat 	int ret;
256*ff383220SAkshay Bhat 	int i;
257*ff383220SAkshay Bhat 
258*ff383220SAkshay Bhat 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
259*ff383220SAkshay Bhat 		switch (i) {
260*ff383220SAkshay Bhat 		case 0:
261*ff383220SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
262*ff383220SAkshay Bhat 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
263*ff383220SAkshay Bhat 			gpio_direction_input(USDHC2_CD_GPIO);
264*ff383220SAkshay Bhat 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
265*ff383220SAkshay Bhat 			break;
266*ff383220SAkshay Bhat 		case 1:
267*ff383220SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
268*ff383220SAkshay Bhat 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
269*ff383220SAkshay Bhat 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
270*ff383220SAkshay Bhat 			break;
271*ff383220SAkshay Bhat 		case 2:
272*ff383220SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
273*ff383220SAkshay Bhat 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
274*ff383220SAkshay Bhat 			gpio_direction_input(USDHC4_CD_GPIO);
275*ff383220SAkshay Bhat 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
276*ff383220SAkshay Bhat 			break;
277*ff383220SAkshay Bhat 		default:
278*ff383220SAkshay Bhat 			printf("Warning: you configured more USDHC controllers\n"
279*ff383220SAkshay Bhat 			       "(%d) then supported by the board (%d)\n",
280*ff383220SAkshay Bhat 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
281*ff383220SAkshay Bhat 			return -EINVAL;
282*ff383220SAkshay Bhat 		}
283*ff383220SAkshay Bhat 
284*ff383220SAkshay Bhat 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
285*ff383220SAkshay Bhat 		if (ret)
286*ff383220SAkshay Bhat 			return ret;
287*ff383220SAkshay Bhat 	}
288*ff383220SAkshay Bhat 
289*ff383220SAkshay Bhat 	return 0;
290*ff383220SAkshay Bhat }
291*ff383220SAkshay Bhat #endif
292*ff383220SAkshay Bhat 
293*ff383220SAkshay Bhat static int mx6_rgmii_rework(struct phy_device *phydev)
294*ff383220SAkshay Bhat {
295*ff383220SAkshay Bhat 	/* set device address 0x7 */
296*ff383220SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
297*ff383220SAkshay Bhat 	/* offset 0x8016: CLK_25M Clock Select */
298*ff383220SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
299*ff383220SAkshay Bhat 	/* enable register write, no post increment, address 0x7 */
300*ff383220SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
301*ff383220SAkshay Bhat 	/* set to 125 MHz from local PLL source */
302*ff383220SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
303*ff383220SAkshay Bhat 	/* set debug port address: SerDes Test and System Mode Control */
304*ff383220SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
305*ff383220SAkshay Bhat 	/* enable rgmii tx clock delay */
306*ff383220SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
307*ff383220SAkshay Bhat 
308*ff383220SAkshay Bhat 	return 0;
309*ff383220SAkshay Bhat }
310*ff383220SAkshay Bhat 
311*ff383220SAkshay Bhat int board_phy_config(struct phy_device *phydev)
312*ff383220SAkshay Bhat {
313*ff383220SAkshay Bhat 	mx6_rgmii_rework(phydev);
314*ff383220SAkshay Bhat 
315*ff383220SAkshay Bhat 	if (phydev->drv->config)
316*ff383220SAkshay Bhat 		phydev->drv->config(phydev);
317*ff383220SAkshay Bhat 
318*ff383220SAkshay Bhat 	return 0;
319*ff383220SAkshay Bhat }
320*ff383220SAkshay Bhat 
321*ff383220SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
322*ff383220SAkshay Bhat static iomux_v3_cfg_t const backlight_pads[] = {
323*ff383220SAkshay Bhat 	/* Power for LVDS Display */
324*ff383220SAkshay Bhat 	MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
325*ff383220SAkshay Bhat #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
326*ff383220SAkshay Bhat 	/* Backlight enable for LVDS display */
327*ff383220SAkshay Bhat 	MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
328*ff383220SAkshay Bhat #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
329*ff383220SAkshay Bhat 	/* backlight PWM brightness control */
330*ff383220SAkshay Bhat 	MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
331*ff383220SAkshay Bhat };
332*ff383220SAkshay Bhat 
333*ff383220SAkshay Bhat static void do_enable_hdmi(struct display_info_t const *dev)
334*ff383220SAkshay Bhat {
335*ff383220SAkshay Bhat 	imx_enable_hdmi_phy();
336*ff383220SAkshay Bhat }
337*ff383220SAkshay Bhat 
338*ff383220SAkshay Bhat int board_cfb_skip(void)
339*ff383220SAkshay Bhat {
340*ff383220SAkshay Bhat 	gpio_direction_output(LVDS_POWER_GP, 1);
341*ff383220SAkshay Bhat 
342*ff383220SAkshay Bhat 	return 0;
343*ff383220SAkshay Bhat }
344*ff383220SAkshay Bhat 
345*ff383220SAkshay Bhat static int detect_baseboard(struct display_info_t const *dev)
346*ff383220SAkshay Bhat {
347*ff383220SAkshay Bhat 	return 0 == dev->addr;
348*ff383220SAkshay Bhat }
349*ff383220SAkshay Bhat 
350*ff383220SAkshay Bhat struct display_info_t const displays[] = {{
351*ff383220SAkshay Bhat 	.bus	= -1,
352*ff383220SAkshay Bhat 	.addr	= 0,
353*ff383220SAkshay Bhat 	.pixfmt	= IPU_PIX_FMT_RGB24,
354*ff383220SAkshay Bhat 	.detect	= detect_baseboard,
355*ff383220SAkshay Bhat 	.enable	= NULL,
356*ff383220SAkshay Bhat 	.mode	= {
357*ff383220SAkshay Bhat 		.name           = "SHARP-LQ156M1LG21",
358*ff383220SAkshay Bhat 		.refresh        = 60,
359*ff383220SAkshay Bhat 		.xres           = 1920,
360*ff383220SAkshay Bhat 		.yres           = 1080,
361*ff383220SAkshay Bhat 		.pixclock       = 7851,
362*ff383220SAkshay Bhat 		.left_margin    = 100,
363*ff383220SAkshay Bhat 		.right_margin   = 40,
364*ff383220SAkshay Bhat 		.upper_margin   = 30,
365*ff383220SAkshay Bhat 		.lower_margin   = 3,
366*ff383220SAkshay Bhat 		.hsync_len      = 10,
367*ff383220SAkshay Bhat 		.vsync_len      = 2,
368*ff383220SAkshay Bhat 		.sync           = FB_SYNC_EXT,
369*ff383220SAkshay Bhat 		.vmode          = FB_VMODE_NONINTERLACED
370*ff383220SAkshay Bhat } }, {
371*ff383220SAkshay Bhat 	.bus	= -1,
372*ff383220SAkshay Bhat 	.addr	= 3,
373*ff383220SAkshay Bhat 	.pixfmt	= IPU_PIX_FMT_RGB24,
374*ff383220SAkshay Bhat 	.detect	= detect_hdmi,
375*ff383220SAkshay Bhat 	.enable	= do_enable_hdmi,
376*ff383220SAkshay Bhat 	.mode	= {
377*ff383220SAkshay Bhat 		.name           = "HDMI",
378*ff383220SAkshay Bhat 		.refresh        = 60,
379*ff383220SAkshay Bhat 		.xres           = 1024,
380*ff383220SAkshay Bhat 		.yres           = 768,
381*ff383220SAkshay Bhat 		.pixclock       = 15385,
382*ff383220SAkshay Bhat 		.left_margin    = 220,
383*ff383220SAkshay Bhat 		.right_margin   = 40,
384*ff383220SAkshay Bhat 		.upper_margin   = 21,
385*ff383220SAkshay Bhat 		.lower_margin   = 7,
386*ff383220SAkshay Bhat 		.hsync_len      = 60,
387*ff383220SAkshay Bhat 		.vsync_len      = 10,
388*ff383220SAkshay Bhat 		.sync           = FB_SYNC_EXT,
389*ff383220SAkshay Bhat 		.vmode          = FB_VMODE_NONINTERLACED
390*ff383220SAkshay Bhat } } };
391*ff383220SAkshay Bhat size_t display_count = ARRAY_SIZE(displays);
392*ff383220SAkshay Bhat 
393*ff383220SAkshay Bhat static void setup_display(void)
394*ff383220SAkshay Bhat {
395*ff383220SAkshay Bhat 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
396*ff383220SAkshay Bhat 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
397*ff383220SAkshay Bhat 
398*ff383220SAkshay Bhat 	clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
399*ff383220SAkshay Bhat 
400*ff383220SAkshay Bhat 	imx_setup_hdmi();
401*ff383220SAkshay Bhat 
402*ff383220SAkshay Bhat 	/* Set LDB_DI0 as clock source for IPU_DI0 */
403*ff383220SAkshay Bhat 	clrsetbits_le32(&mxc_ccm->chsccdr,
404*ff383220SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
405*ff383220SAkshay Bhat 			(CHSCCDR_CLK_SEL_LDB_DI0 <<
406*ff383220SAkshay Bhat 			 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
407*ff383220SAkshay Bhat 
408*ff383220SAkshay Bhat 	/* Turn on IPU LDB DI0 clocks */
409*ff383220SAkshay Bhat 	setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
410*ff383220SAkshay Bhat 
411*ff383220SAkshay Bhat 	enable_ipu_clock();
412*ff383220SAkshay Bhat 
413*ff383220SAkshay Bhat 	writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
414*ff383220SAkshay Bhat 	       IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH |
415*ff383220SAkshay Bhat 	       IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
416*ff383220SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
417*ff383220SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
418*ff383220SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
419*ff383220SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
420*ff383220SAkshay Bhat 	       IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
421*ff383220SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
422*ff383220SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
423*ff383220SAkshay Bhat 	       &iomux->gpr[2]);
424*ff383220SAkshay Bhat 
425*ff383220SAkshay Bhat 	clrsetbits_le32(&iomux->gpr[3],
426*ff383220SAkshay Bhat 			IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
427*ff383220SAkshay Bhat 			IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
428*ff383220SAkshay Bhat 			IOMUXC_GPR3_HDMI_MUX_CTL_MASK,
429*ff383220SAkshay Bhat 		       (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
430*ff383220SAkshay Bhat 			IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
431*ff383220SAkshay Bhat 
432*ff383220SAkshay Bhat 	/* backlights off until needed */
433*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(backlight_pads,
434*ff383220SAkshay Bhat 					 ARRAY_SIZE(backlight_pads));
435*ff383220SAkshay Bhat 
436*ff383220SAkshay Bhat 	gpio_direction_input(LVDS_POWER_GP);
437*ff383220SAkshay Bhat 	gpio_direction_input(LVDS_BACKLIGHT_GP);
438*ff383220SAkshay Bhat }
439*ff383220SAkshay Bhat #endif /* CONFIG_VIDEO_IPUV3 */
440*ff383220SAkshay Bhat 
441*ff383220SAkshay Bhat /*
442*ff383220SAkshay Bhat  * Do not overwrite the console
443*ff383220SAkshay Bhat  * Use always serial for U-Boot console
444*ff383220SAkshay Bhat  */
445*ff383220SAkshay Bhat int overwrite_console(void)
446*ff383220SAkshay Bhat {
447*ff383220SAkshay Bhat 	return 1;
448*ff383220SAkshay Bhat }
449*ff383220SAkshay Bhat 
450*ff383220SAkshay Bhat int board_eth_init(bd_t *bis)
451*ff383220SAkshay Bhat {
452*ff383220SAkshay Bhat 	setup_iomux_enet();
453*ff383220SAkshay Bhat 	setup_pcie();
454*ff383220SAkshay Bhat 
455*ff383220SAkshay Bhat 	return cpu_eth_init(bis);
456*ff383220SAkshay Bhat }
457*ff383220SAkshay Bhat 
458*ff383220SAkshay Bhat static iomux_v3_cfg_t const misc_pads[] = {
459*ff383220SAkshay Bhat 	MX6_PAD_KEY_ROW2__GPIO4_IO11	| MUX_PAD_CTRL(NO_PAD_CTRL),
460*ff383220SAkshay Bhat 	MX6_PAD_EIM_A25__GPIO5_IO02	| MUX_PAD_CTRL(NC_PAD_CTRL),
461*ff383220SAkshay Bhat 	MX6_PAD_EIM_CS0__GPIO2_IO23	| MUX_PAD_CTRL(NC_PAD_CTRL),
462*ff383220SAkshay Bhat 	MX6_PAD_EIM_CS1__GPIO2_IO24	| MUX_PAD_CTRL(NC_PAD_CTRL),
463*ff383220SAkshay Bhat 	MX6_PAD_EIM_OE__GPIO2_IO25	| MUX_PAD_CTRL(NC_PAD_CTRL),
464*ff383220SAkshay Bhat 	MX6_PAD_EIM_BCLK__GPIO6_IO31	| MUX_PAD_CTRL(NC_PAD_CTRL),
465*ff383220SAkshay Bhat 	MX6_PAD_GPIO_1__GPIO1_IO01	| MUX_PAD_CTRL(NC_PAD_CTRL),
466*ff383220SAkshay Bhat };
467*ff383220SAkshay Bhat #define SUS_S3_OUT	IMX_GPIO_NR(4, 11)
468*ff383220SAkshay Bhat #define WIFI_EN	IMX_GPIO_NR(6, 14)
469*ff383220SAkshay Bhat 
470*ff383220SAkshay Bhat int setup_ba16_sata(void)
471*ff383220SAkshay Bhat {
472*ff383220SAkshay Bhat 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
473*ff383220SAkshay Bhat 	int ret;
474*ff383220SAkshay Bhat 
475*ff383220SAkshay Bhat 	ret = enable_sata_clock();
476*ff383220SAkshay Bhat 	if (ret)
477*ff383220SAkshay Bhat 		return ret;
478*ff383220SAkshay Bhat 
479*ff383220SAkshay Bhat 	clrsetbits_le32(&iomuxc_regs->gpr[13],
480*ff383220SAkshay Bhat 			IOMUXC_GPR13_SATA_MASK,
481*ff383220SAkshay Bhat 			IOMUXC_GPR13_SATA_PHY_8_RXEQ_3P0DB
482*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_PHY_7_SATA2M
483*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_SPEED_3G
484*ff383220SAkshay Bhat 			|(1<<IOMUXC_GPR13_SATA_PHY_6_SHIFT)
485*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_SATA_PHY_5_SS_DISABLED
486*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_SATA_PHY_4_ATTEN_12_16
487*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_PHY_3_TXBOOST_3P33_DB
488*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_PHY_2_TX_1P133V
489*ff383220SAkshay Bhat 			|IOMUXC_GPR13_SATA_PHY_1_SLOW);
490*ff383220SAkshay Bhat 
491*ff383220SAkshay Bhat 	return 0;
492*ff383220SAkshay Bhat }
493*ff383220SAkshay Bhat 
494*ff383220SAkshay Bhat int board_early_init_f(void)
495*ff383220SAkshay Bhat {
496*ff383220SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(misc_pads,
497*ff383220SAkshay Bhat 					 ARRAY_SIZE(misc_pads));
498*ff383220SAkshay Bhat 
499*ff383220SAkshay Bhat 	setup_iomux_uart();
500*ff383220SAkshay Bhat 
501*ff383220SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
502*ff383220SAkshay Bhat 	/* Set LDB clock to PLL2 PFD0 */
503*ff383220SAkshay Bhat 	select_ldb_di_clock_source(MXC_PLL2_PFD0_CLK);
504*ff383220SAkshay Bhat #endif
505*ff383220SAkshay Bhat 	return 0;
506*ff383220SAkshay Bhat }
507*ff383220SAkshay Bhat 
508*ff383220SAkshay Bhat int board_init(void)
509*ff383220SAkshay Bhat {
510*ff383220SAkshay Bhat 	gpio_direction_output(SUS_S3_OUT, 1);
511*ff383220SAkshay Bhat 	gpio_direction_output(WIFI_EN, 1);
512*ff383220SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
513*ff383220SAkshay Bhat 	setup_display();
514*ff383220SAkshay Bhat #endif
515*ff383220SAkshay Bhat 	/* address of boot parameters */
516*ff383220SAkshay Bhat 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
517*ff383220SAkshay Bhat 
518*ff383220SAkshay Bhat #ifdef CONFIG_MXC_SPI
519*ff383220SAkshay Bhat 	setup_spi();
520*ff383220SAkshay Bhat #endif
521*ff383220SAkshay Bhat 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
522*ff383220SAkshay Bhat 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
523*ff383220SAkshay Bhat 	setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
524*ff383220SAkshay Bhat 
525*ff383220SAkshay Bhat 	return 0;
526*ff383220SAkshay Bhat }
527*ff383220SAkshay Bhat 
528*ff383220SAkshay Bhat #ifdef CONFIG_CMD_BMODE
529*ff383220SAkshay Bhat static const struct boot_mode board_boot_modes[] = {
530*ff383220SAkshay Bhat 	/* 4 bit bus width */
531*ff383220SAkshay Bhat 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
532*ff383220SAkshay Bhat 	{"sd3",	 MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
533*ff383220SAkshay Bhat 	{NULL,	 0},
534*ff383220SAkshay Bhat };
535*ff383220SAkshay Bhat #endif
536*ff383220SAkshay Bhat 
537*ff383220SAkshay Bhat int board_late_init(void)
538*ff383220SAkshay Bhat {
539*ff383220SAkshay Bhat #ifdef CONFIG_CMD_BMODE
540*ff383220SAkshay Bhat 	add_board_boot_modes(board_boot_modes);
541*ff383220SAkshay Bhat #endif
542*ff383220SAkshay Bhat 	/*
543*ff383220SAkshay Bhat 	 * We need at least 200ms between power on and backlight on
544*ff383220SAkshay Bhat 	 * as per specifications from CHI MEI
545*ff383220SAkshay Bhat 	 */
546*ff383220SAkshay Bhat 	mdelay(250);
547*ff383220SAkshay Bhat 
548*ff383220SAkshay Bhat 	/* enable backlight PWM 1 */
549*ff383220SAkshay Bhat 	pwm_init(0, 0, 0);
550*ff383220SAkshay Bhat 
551*ff383220SAkshay Bhat 	/* duty cycle 5000000ns, period: 5000000ns */
552*ff383220SAkshay Bhat 	pwm_config(0, 5000000, 5000000);
553*ff383220SAkshay Bhat 
554*ff383220SAkshay Bhat 	/* Backlight Power */
555*ff383220SAkshay Bhat 	gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
556*ff383220SAkshay Bhat 
557*ff383220SAkshay Bhat 	pwm_enable(0);
558*ff383220SAkshay Bhat 
559*ff383220SAkshay Bhat #ifdef CONFIG_CMD_SATA
560*ff383220SAkshay Bhat 	setup_ba16_sata();
561*ff383220SAkshay Bhat #endif
562*ff383220SAkshay Bhat 
563*ff383220SAkshay Bhat 	return 0;
564*ff383220SAkshay Bhat }
565*ff383220SAkshay Bhat 
566*ff383220SAkshay Bhat int checkboard(void)
567*ff383220SAkshay Bhat {
568*ff383220SAkshay Bhat 	printf("BOARD: %s\n", CONFIG_BOARD_NAME);
569*ff383220SAkshay Bhat 	return 0;
570*ff383220SAkshay Bhat }
571