1ff383220SAkshay Bhat /* 2ff383220SAkshay Bhat * Copyright 2016 Timesys Corporation 3ff383220SAkshay Bhat * Copyright 2016 Advantech Corporation 4ff383220SAkshay Bhat * Copyright 2012 Freescale Semiconductor, Inc. 5ff383220SAkshay Bhat * 6ff383220SAkshay Bhat * SPDX-License-Identifier: GPL-2.0+ 7ff383220SAkshay Bhat */ 8ff383220SAkshay Bhat 9ff383220SAkshay Bhat #include <asm/arch/clock.h> 10ff383220SAkshay Bhat #include <asm/arch/imx-regs.h> 11ff383220SAkshay Bhat #include <asm/arch/iomux.h> 12ff383220SAkshay Bhat #include <asm/arch/mx6-pins.h> 131221ce45SMasahiro Yamada #include <linux/errno.h> 14ff383220SAkshay Bhat #include <asm/gpio.h> 15ff383220SAkshay Bhat #include <asm/imx-common/mxc_i2c.h> 16ff383220SAkshay Bhat #include <asm/imx-common/iomux-v3.h> 17ff383220SAkshay Bhat #include <asm/imx-common/boot_mode.h> 18ff383220SAkshay Bhat #include <asm/imx-common/video.h> 19ff383220SAkshay Bhat #include <mmc.h> 20ff383220SAkshay Bhat #include <fsl_esdhc.h> 21ff383220SAkshay Bhat #include <miiphy.h> 22ff383220SAkshay Bhat #include <netdev.h> 23ff383220SAkshay Bhat #include <asm/arch/mxc_hdmi.h> 24ff383220SAkshay Bhat #include <asm/arch/crm_regs.h> 25ff383220SAkshay Bhat #include <asm/io.h> 26ff383220SAkshay Bhat #include <asm/arch/sys_proto.h> 27ff383220SAkshay Bhat #include <i2c.h> 28ff383220SAkshay Bhat #include <pwm.h> 29ff383220SAkshay Bhat DECLARE_GLOBAL_DATA_PTR; 30ff383220SAkshay Bhat 31ff383220SAkshay Bhat #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 32ff383220SAkshay Bhat PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ 33ff383220SAkshay Bhat PAD_CTL_HYS) 34ff383220SAkshay Bhat 35ff383220SAkshay Bhat #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 36ff383220SAkshay Bhat PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ 37ff383220SAkshay Bhat PAD_CTL_SRE_FAST | PAD_CTL_HYS) 38ff383220SAkshay Bhat 39ff383220SAkshay Bhat #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \ 40ff383220SAkshay Bhat PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ 41ff383220SAkshay Bhat PAD_CTL_SRE_FAST | PAD_CTL_HYS) 42ff383220SAkshay Bhat 43ff383220SAkshay Bhat #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \ 44ff383220SAkshay Bhat PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST) 45ff383220SAkshay Bhat 46ff383220SAkshay Bhat #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \ 47ff383220SAkshay Bhat PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST) 48ff383220SAkshay Bhat 49ff383220SAkshay Bhat #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 50ff383220SAkshay Bhat PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST) 51ff383220SAkshay Bhat 52ff383220SAkshay Bhat #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \ 53ff383220SAkshay Bhat PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST) 54ff383220SAkshay Bhat 55ff383220SAkshay Bhat #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 56ff383220SAkshay Bhat PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \ 57ff383220SAkshay Bhat PAD_CTL_ODE | PAD_CTL_SRE_FAST) 58ff383220SAkshay Bhat 59ff383220SAkshay Bhat #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL) 60ff383220SAkshay Bhat 61ff383220SAkshay Bhat int dram_init(void) 62ff383220SAkshay Bhat { 63ff383220SAkshay Bhat gd->ram_size = imx_ddr_size(); 64ff383220SAkshay Bhat 65ff383220SAkshay Bhat return 0; 66ff383220SAkshay Bhat } 67ff383220SAkshay Bhat 68ff383220SAkshay Bhat static iomux_v3_cfg_t const uart3_pads[] = { 69ff383220SAkshay Bhat MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL), 70ff383220SAkshay Bhat MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL), 71ff383220SAkshay Bhat MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL), 72ff383220SAkshay Bhat MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL), 73ff383220SAkshay Bhat }; 74ff383220SAkshay Bhat 75ff383220SAkshay Bhat static iomux_v3_cfg_t const uart4_pads[] = { 76ff383220SAkshay Bhat MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL), 77ff383220SAkshay Bhat MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL), 78ff383220SAkshay Bhat }; 79ff383220SAkshay Bhat 80ff383220SAkshay Bhat static iomux_v3_cfg_t const enet_pads[] = { 81ff383220SAkshay Bhat MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL), 82ff383220SAkshay Bhat MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL), 83ff383220SAkshay Bhat MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL), 84ff383220SAkshay Bhat MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 85ff383220SAkshay Bhat MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 86ff383220SAkshay Bhat MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL), 87ff383220SAkshay Bhat MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL), 88ff383220SAkshay Bhat MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL), 89ff383220SAkshay Bhat MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL), 90ff383220SAkshay Bhat MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL), 91ff383220SAkshay Bhat MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL), 92ff383220SAkshay Bhat MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL), 93ff383220SAkshay Bhat MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL), 94ff383220SAkshay Bhat MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL), 95ff383220SAkshay Bhat MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL), 96ff383220SAkshay Bhat /* AR8033 PHY Reset */ 97ff383220SAkshay Bhat MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL), 98ff383220SAkshay Bhat }; 99ff383220SAkshay Bhat 100ff383220SAkshay Bhat static void setup_iomux_enet(void) 101ff383220SAkshay Bhat { 102ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads)); 103ff383220SAkshay Bhat 104ff383220SAkshay Bhat /* Reset AR8033 PHY */ 105ff383220SAkshay Bhat gpio_direction_output(IMX_GPIO_NR(1, 28), 0); 106ff383220SAkshay Bhat udelay(500); 107ff383220SAkshay Bhat gpio_set_value(IMX_GPIO_NR(1, 28), 1); 108ff383220SAkshay Bhat } 109ff383220SAkshay Bhat 110ff383220SAkshay Bhat static iomux_v3_cfg_t const usdhc2_pads[] = { 111ff383220SAkshay Bhat MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 112ff383220SAkshay Bhat MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 113ff383220SAkshay Bhat MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 114ff383220SAkshay Bhat MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 115ff383220SAkshay Bhat MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 116ff383220SAkshay Bhat MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 117ff383220SAkshay Bhat MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL), 118ff383220SAkshay Bhat }; 119ff383220SAkshay Bhat 120ff383220SAkshay Bhat static iomux_v3_cfg_t const usdhc3_pads[] = { 121ff383220SAkshay Bhat MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 122ff383220SAkshay Bhat MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 123ff383220SAkshay Bhat MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL), 124ff383220SAkshay Bhat MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 125ff383220SAkshay Bhat MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 126ff383220SAkshay Bhat MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 127ff383220SAkshay Bhat MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 128ff383220SAkshay Bhat MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 129ff383220SAkshay Bhat MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 130ff383220SAkshay Bhat MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 131ff383220SAkshay Bhat MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 132ff383220SAkshay Bhat }; 133ff383220SAkshay Bhat 134ff383220SAkshay Bhat static iomux_v3_cfg_t const usdhc4_pads[] = { 135ff383220SAkshay Bhat MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 136ff383220SAkshay Bhat MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 137ff383220SAkshay Bhat MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 138ff383220SAkshay Bhat MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 139ff383220SAkshay Bhat MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 140ff383220SAkshay Bhat MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 141ff383220SAkshay Bhat MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 142ff383220SAkshay Bhat MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 143ff383220SAkshay Bhat MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 144ff383220SAkshay Bhat MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 145ff383220SAkshay Bhat MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), 146ff383220SAkshay Bhat MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL), 147ff383220SAkshay Bhat }; 148ff383220SAkshay Bhat 149ff383220SAkshay Bhat static iomux_v3_cfg_t const ecspi1_pads[] = { 150ff383220SAkshay Bhat MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL), 151ff383220SAkshay Bhat MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL), 152ff383220SAkshay Bhat MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL), 153ff383220SAkshay Bhat MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL), 154ff383220SAkshay Bhat }; 155ff383220SAkshay Bhat 156ff383220SAkshay Bhat static struct i2c_pads_info i2c_pad_info1 = { 157ff383220SAkshay Bhat .scl = { 158ff383220SAkshay Bhat .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD, 159ff383220SAkshay Bhat .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD, 160ff383220SAkshay Bhat .gp = IMX_GPIO_NR(5, 27) 161ff383220SAkshay Bhat }, 162ff383220SAkshay Bhat .sda = { 163ff383220SAkshay Bhat .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD, 164ff383220SAkshay Bhat .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD, 165ff383220SAkshay Bhat .gp = IMX_GPIO_NR(5, 26) 166ff383220SAkshay Bhat } 167ff383220SAkshay Bhat }; 168ff383220SAkshay Bhat 169ff383220SAkshay Bhat static struct i2c_pads_info i2c_pad_info2 = { 170ff383220SAkshay Bhat .scl = { 171ff383220SAkshay Bhat .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD, 172ff383220SAkshay Bhat .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD, 173ff383220SAkshay Bhat .gp = IMX_GPIO_NR(4, 12) 174ff383220SAkshay Bhat }, 175ff383220SAkshay Bhat .sda = { 176ff383220SAkshay Bhat .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD, 177ff383220SAkshay Bhat .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD, 178ff383220SAkshay Bhat .gp = IMX_GPIO_NR(4, 13) 179ff383220SAkshay Bhat } 180ff383220SAkshay Bhat }; 181ff383220SAkshay Bhat 182ff383220SAkshay Bhat static struct i2c_pads_info i2c_pad_info3 = { 183ff383220SAkshay Bhat .scl = { 184ff383220SAkshay Bhat .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD, 185ff383220SAkshay Bhat .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD, 186ff383220SAkshay Bhat .gp = IMX_GPIO_NR(1, 3) 187ff383220SAkshay Bhat }, 188ff383220SAkshay Bhat .sda = { 189ff383220SAkshay Bhat .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD, 190ff383220SAkshay Bhat .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD, 191ff383220SAkshay Bhat .gp = IMX_GPIO_NR(1, 6) 192ff383220SAkshay Bhat } 193ff383220SAkshay Bhat }; 194ff383220SAkshay Bhat 195ff383220SAkshay Bhat #ifdef CONFIG_MXC_SPI 196ff383220SAkshay Bhat int board_spi_cs_gpio(unsigned bus, unsigned cs) 197ff383220SAkshay Bhat { 198ff383220SAkshay Bhat return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1; 199ff383220SAkshay Bhat } 200ff383220SAkshay Bhat 201ff383220SAkshay Bhat static void setup_spi(void) 202ff383220SAkshay Bhat { 203ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads)); 204ff383220SAkshay Bhat } 205ff383220SAkshay Bhat #endif 206ff383220SAkshay Bhat 207ff383220SAkshay Bhat static iomux_v3_cfg_t const pcie_pads[] = { 208ff383220SAkshay Bhat MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL), 209ff383220SAkshay Bhat MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL), 210ff383220SAkshay Bhat }; 211ff383220SAkshay Bhat 212ff383220SAkshay Bhat static void setup_pcie(void) 213ff383220SAkshay Bhat { 214ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads)); 215ff383220SAkshay Bhat } 216ff383220SAkshay Bhat 217ff383220SAkshay Bhat static void setup_iomux_uart(void) 218ff383220SAkshay Bhat { 219ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads)); 220ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads)); 221ff383220SAkshay Bhat } 222ff383220SAkshay Bhat 223ff383220SAkshay Bhat #ifdef CONFIG_FSL_ESDHC 224ff383220SAkshay Bhat struct fsl_esdhc_cfg usdhc_cfg[3] = { 225ff383220SAkshay Bhat {USDHC2_BASE_ADDR}, 226ff383220SAkshay Bhat {USDHC3_BASE_ADDR}, 227ff383220SAkshay Bhat {USDHC4_BASE_ADDR}, 228ff383220SAkshay Bhat }; 229ff383220SAkshay Bhat 230ff383220SAkshay Bhat #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4) 231ff383220SAkshay Bhat #define USDHC4_CD_GPIO IMX_GPIO_NR(6, 11) 232ff383220SAkshay Bhat 233ff383220SAkshay Bhat int board_mmc_getcd(struct mmc *mmc) 234ff383220SAkshay Bhat { 235ff383220SAkshay Bhat struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 236ff383220SAkshay Bhat int ret = 0; 237ff383220SAkshay Bhat 238ff383220SAkshay Bhat switch (cfg->esdhc_base) { 239ff383220SAkshay Bhat case USDHC2_BASE_ADDR: 240ff383220SAkshay Bhat ret = !gpio_get_value(USDHC2_CD_GPIO); 241ff383220SAkshay Bhat break; 242ff383220SAkshay Bhat case USDHC3_BASE_ADDR: 243ff383220SAkshay Bhat ret = 1; /* eMMC is always present */ 244ff383220SAkshay Bhat break; 245ff383220SAkshay Bhat case USDHC4_BASE_ADDR: 246ff383220SAkshay Bhat ret = !gpio_get_value(USDHC4_CD_GPIO); 247ff383220SAkshay Bhat break; 248ff383220SAkshay Bhat } 249ff383220SAkshay Bhat 250ff383220SAkshay Bhat return ret; 251ff383220SAkshay Bhat } 252ff383220SAkshay Bhat 253ff383220SAkshay Bhat int board_mmc_init(bd_t *bis) 254ff383220SAkshay Bhat { 255ff383220SAkshay Bhat int ret; 256ff383220SAkshay Bhat int i; 257ff383220SAkshay Bhat 258ff383220SAkshay Bhat for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) { 259ff383220SAkshay Bhat switch (i) { 260ff383220SAkshay Bhat case 0: 261ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads( 262ff383220SAkshay Bhat usdhc2_pads, ARRAY_SIZE(usdhc2_pads)); 263ff383220SAkshay Bhat gpio_direction_input(USDHC2_CD_GPIO); 264ff383220SAkshay Bhat usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); 265ff383220SAkshay Bhat break; 266ff383220SAkshay Bhat case 1: 267ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads( 268ff383220SAkshay Bhat usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); 269ff383220SAkshay Bhat usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); 270ff383220SAkshay Bhat break; 271ff383220SAkshay Bhat case 2: 272ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads( 273ff383220SAkshay Bhat usdhc4_pads, ARRAY_SIZE(usdhc4_pads)); 274ff383220SAkshay Bhat gpio_direction_input(USDHC4_CD_GPIO); 275ff383220SAkshay Bhat usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK); 276ff383220SAkshay Bhat break; 277ff383220SAkshay Bhat default: 278ff383220SAkshay Bhat printf("Warning: you configured more USDHC controllers\n" 279ff383220SAkshay Bhat "(%d) then supported by the board (%d)\n", 280ff383220SAkshay Bhat i + 1, CONFIG_SYS_FSL_USDHC_NUM); 281ff383220SAkshay Bhat return -EINVAL; 282ff383220SAkshay Bhat } 283ff383220SAkshay Bhat 284ff383220SAkshay Bhat ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]); 285ff383220SAkshay Bhat if (ret) 286ff383220SAkshay Bhat return ret; 287ff383220SAkshay Bhat } 288ff383220SAkshay Bhat 289ff383220SAkshay Bhat return 0; 290ff383220SAkshay Bhat } 291ff383220SAkshay Bhat #endif 292ff383220SAkshay Bhat 293ff383220SAkshay Bhat static int mx6_rgmii_rework(struct phy_device *phydev) 294ff383220SAkshay Bhat { 295ff383220SAkshay Bhat /* set device address 0x7 */ 296ff383220SAkshay Bhat phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7); 297ff383220SAkshay Bhat /* offset 0x8016: CLK_25M Clock Select */ 298ff383220SAkshay Bhat phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016); 299ff383220SAkshay Bhat /* enable register write, no post increment, address 0x7 */ 300ff383220SAkshay Bhat phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007); 301ff383220SAkshay Bhat /* set to 125 MHz from local PLL source */ 302ff383220SAkshay Bhat phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18); 303ff383220SAkshay Bhat /* set debug port address: SerDes Test and System Mode Control */ 304ff383220SAkshay Bhat phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05); 305ff383220SAkshay Bhat /* enable rgmii tx clock delay */ 306ff383220SAkshay Bhat phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100); 307ff383220SAkshay Bhat 308ff383220SAkshay Bhat return 0; 309ff383220SAkshay Bhat } 310ff383220SAkshay Bhat 311ff383220SAkshay Bhat int board_phy_config(struct phy_device *phydev) 312ff383220SAkshay Bhat { 313ff383220SAkshay Bhat mx6_rgmii_rework(phydev); 314ff383220SAkshay Bhat 315ff383220SAkshay Bhat if (phydev->drv->config) 316ff383220SAkshay Bhat phydev->drv->config(phydev); 317ff383220SAkshay Bhat 318ff383220SAkshay Bhat return 0; 319ff383220SAkshay Bhat } 320ff383220SAkshay Bhat 321ff383220SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3) 322ff383220SAkshay Bhat static iomux_v3_cfg_t const backlight_pads[] = { 323ff383220SAkshay Bhat /* Power for LVDS Display */ 324ff383220SAkshay Bhat MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL), 325ff383220SAkshay Bhat #define LVDS_POWER_GP IMX_GPIO_NR(3, 22) 326ff383220SAkshay Bhat /* Backlight enable for LVDS display */ 327ff383220SAkshay Bhat MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), 328ff383220SAkshay Bhat #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0) 329ff383220SAkshay Bhat /* backlight PWM brightness control */ 330ff383220SAkshay Bhat MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL), 331ff383220SAkshay Bhat }; 332ff383220SAkshay Bhat 333ff383220SAkshay Bhat static void do_enable_hdmi(struct display_info_t const *dev) 334ff383220SAkshay Bhat { 335ff383220SAkshay Bhat imx_enable_hdmi_phy(); 336ff383220SAkshay Bhat } 337ff383220SAkshay Bhat 338ff383220SAkshay Bhat int board_cfb_skip(void) 339ff383220SAkshay Bhat { 340ff383220SAkshay Bhat gpio_direction_output(LVDS_POWER_GP, 1); 341ff383220SAkshay Bhat 342ff383220SAkshay Bhat return 0; 343ff383220SAkshay Bhat } 344ff383220SAkshay Bhat 345ff383220SAkshay Bhat static int detect_baseboard(struct display_info_t const *dev) 346ff383220SAkshay Bhat { 347ff383220SAkshay Bhat return 0 == dev->addr; 348ff383220SAkshay Bhat } 349ff383220SAkshay Bhat 350ff383220SAkshay Bhat struct display_info_t const displays[] = {{ 351ff383220SAkshay Bhat .bus = -1, 352ff383220SAkshay Bhat .addr = 0, 353ff383220SAkshay Bhat .pixfmt = IPU_PIX_FMT_RGB24, 354ff383220SAkshay Bhat .detect = detect_baseboard, 355ff383220SAkshay Bhat .enable = NULL, 356ff383220SAkshay Bhat .mode = { 357ff383220SAkshay Bhat .name = "SHARP-LQ156M1LG21", 358ff383220SAkshay Bhat .refresh = 60, 359ff383220SAkshay Bhat .xres = 1920, 360ff383220SAkshay Bhat .yres = 1080, 361ff383220SAkshay Bhat .pixclock = 7851, 362ff383220SAkshay Bhat .left_margin = 100, 363ff383220SAkshay Bhat .right_margin = 40, 364ff383220SAkshay Bhat .upper_margin = 30, 365ff383220SAkshay Bhat .lower_margin = 3, 366ff383220SAkshay Bhat .hsync_len = 10, 367ff383220SAkshay Bhat .vsync_len = 2, 368ff383220SAkshay Bhat .sync = FB_SYNC_EXT, 369ff383220SAkshay Bhat .vmode = FB_VMODE_NONINTERLACED 370ff383220SAkshay Bhat } }, { 371ff383220SAkshay Bhat .bus = -1, 372ff383220SAkshay Bhat .addr = 3, 373ff383220SAkshay Bhat .pixfmt = IPU_PIX_FMT_RGB24, 374ff383220SAkshay Bhat .detect = detect_hdmi, 375ff383220SAkshay Bhat .enable = do_enable_hdmi, 376ff383220SAkshay Bhat .mode = { 377ff383220SAkshay Bhat .name = "HDMI", 378ff383220SAkshay Bhat .refresh = 60, 379ff383220SAkshay Bhat .xres = 1024, 380ff383220SAkshay Bhat .yres = 768, 381ff383220SAkshay Bhat .pixclock = 15385, 382ff383220SAkshay Bhat .left_margin = 220, 383ff383220SAkshay Bhat .right_margin = 40, 384ff383220SAkshay Bhat .upper_margin = 21, 385ff383220SAkshay Bhat .lower_margin = 7, 386ff383220SAkshay Bhat .hsync_len = 60, 387ff383220SAkshay Bhat .vsync_len = 10, 388ff383220SAkshay Bhat .sync = FB_SYNC_EXT, 389ff383220SAkshay Bhat .vmode = FB_VMODE_NONINTERLACED 390ff383220SAkshay Bhat } } }; 391ff383220SAkshay Bhat size_t display_count = ARRAY_SIZE(displays); 392ff383220SAkshay Bhat 393ff383220SAkshay Bhat static void setup_display(void) 394ff383220SAkshay Bhat { 395ff383220SAkshay Bhat struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; 396ff383220SAkshay Bhat struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR; 397ff383220SAkshay Bhat 398ff383220SAkshay Bhat clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV); 399ff383220SAkshay Bhat 400ff383220SAkshay Bhat imx_setup_hdmi(); 401ff383220SAkshay Bhat 402ff383220SAkshay Bhat /* Set LDB_DI0 as clock source for IPU_DI0 */ 403ff383220SAkshay Bhat clrsetbits_le32(&mxc_ccm->chsccdr, 404ff383220SAkshay Bhat MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK, 405ff383220SAkshay Bhat (CHSCCDR_CLK_SEL_LDB_DI0 << 406ff383220SAkshay Bhat MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET)); 407ff383220SAkshay Bhat 408ff383220SAkshay Bhat /* Turn on IPU LDB DI0 clocks */ 409ff383220SAkshay Bhat setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK); 410ff383220SAkshay Bhat 411ff383220SAkshay Bhat enable_ipu_clock(); 412ff383220SAkshay Bhat 413ff383220SAkshay Bhat writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES | 414ff383220SAkshay Bhat IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH | 415ff383220SAkshay Bhat IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW | 416ff383220SAkshay Bhat IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG | 417ff383220SAkshay Bhat IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT | 418ff383220SAkshay Bhat IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG | 419ff383220SAkshay Bhat IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT | 420ff383220SAkshay Bhat IOMUXC_GPR2_SPLIT_MODE_EN_MASK | 421ff383220SAkshay Bhat IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 | 422ff383220SAkshay Bhat IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0, 423ff383220SAkshay Bhat &iomux->gpr[2]); 424ff383220SAkshay Bhat 425ff383220SAkshay Bhat clrsetbits_le32(&iomux->gpr[3], 426ff383220SAkshay Bhat IOMUXC_GPR3_LVDS0_MUX_CTL_MASK | 427ff383220SAkshay Bhat IOMUXC_GPR3_LVDS1_MUX_CTL_MASK | 428ff383220SAkshay Bhat IOMUXC_GPR3_HDMI_MUX_CTL_MASK, 429ff383220SAkshay Bhat (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 << 430ff383220SAkshay Bhat IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)); 431ff383220SAkshay Bhat 432ff383220SAkshay Bhat /* backlights off until needed */ 433ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(backlight_pads, 434ff383220SAkshay Bhat ARRAY_SIZE(backlight_pads)); 435ff383220SAkshay Bhat 436ff383220SAkshay Bhat gpio_direction_input(LVDS_POWER_GP); 437ff383220SAkshay Bhat gpio_direction_input(LVDS_BACKLIGHT_GP); 438ff383220SAkshay Bhat } 439ff383220SAkshay Bhat #endif /* CONFIG_VIDEO_IPUV3 */ 440ff383220SAkshay Bhat 441ff383220SAkshay Bhat /* 442ff383220SAkshay Bhat * Do not overwrite the console 443ff383220SAkshay Bhat * Use always serial for U-Boot console 444ff383220SAkshay Bhat */ 445ff383220SAkshay Bhat int overwrite_console(void) 446ff383220SAkshay Bhat { 447ff383220SAkshay Bhat return 1; 448ff383220SAkshay Bhat } 449ff383220SAkshay Bhat 450ff383220SAkshay Bhat int board_eth_init(bd_t *bis) 451ff383220SAkshay Bhat { 452ff383220SAkshay Bhat setup_iomux_enet(); 453ff383220SAkshay Bhat setup_pcie(); 454ff383220SAkshay Bhat 455ff383220SAkshay Bhat return cpu_eth_init(bis); 456ff383220SAkshay Bhat } 457ff383220SAkshay Bhat 458ff383220SAkshay Bhat static iomux_v3_cfg_t const misc_pads[] = { 459ff383220SAkshay Bhat MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), 460ff383220SAkshay Bhat MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL), 461ff383220SAkshay Bhat MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL), 462ff383220SAkshay Bhat MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL), 463ff383220SAkshay Bhat MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL), 464ff383220SAkshay Bhat MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL), 465ff383220SAkshay Bhat MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL), 466ff383220SAkshay Bhat }; 467ff383220SAkshay Bhat #define SUS_S3_OUT IMX_GPIO_NR(4, 11) 468ff383220SAkshay Bhat #define WIFI_EN IMX_GPIO_NR(6, 14) 469ff383220SAkshay Bhat 470ff383220SAkshay Bhat int setup_ba16_sata(void) 471ff383220SAkshay Bhat { 472ff383220SAkshay Bhat struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR; 473ff383220SAkshay Bhat int ret; 474ff383220SAkshay Bhat 475ff383220SAkshay Bhat ret = enable_sata_clock(); 476ff383220SAkshay Bhat if (ret) 477ff383220SAkshay Bhat return ret; 478ff383220SAkshay Bhat 479ff383220SAkshay Bhat clrsetbits_le32(&iomuxc_regs->gpr[13], 480ff383220SAkshay Bhat IOMUXC_GPR13_SATA_MASK, 481ff383220SAkshay Bhat IOMUXC_GPR13_SATA_PHY_8_RXEQ_3P0DB 482ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_PHY_7_SATA2M 483ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_SPEED_3G 484ff383220SAkshay Bhat |(1<<IOMUXC_GPR13_SATA_PHY_6_SHIFT) 485ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_SATA_PHY_5_SS_DISABLED 486ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_SATA_PHY_4_ATTEN_12_16 487ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_PHY_3_TXBOOST_3P33_DB 488ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_PHY_2_TX_1P133V 489ff383220SAkshay Bhat |IOMUXC_GPR13_SATA_PHY_1_SLOW); 490ff383220SAkshay Bhat 491ff383220SAkshay Bhat return 0; 492ff383220SAkshay Bhat } 493ff383220SAkshay Bhat 494ff383220SAkshay Bhat int board_early_init_f(void) 495ff383220SAkshay Bhat { 496ff383220SAkshay Bhat imx_iomux_v3_setup_multiple_pads(misc_pads, 497ff383220SAkshay Bhat ARRAY_SIZE(misc_pads)); 498ff383220SAkshay Bhat 499ff383220SAkshay Bhat setup_iomux_uart(); 500ff383220SAkshay Bhat 501ff383220SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3) 502ff383220SAkshay Bhat /* Set LDB clock to PLL2 PFD0 */ 503ff383220SAkshay Bhat select_ldb_di_clock_source(MXC_PLL2_PFD0_CLK); 504ff383220SAkshay Bhat #endif 505ff383220SAkshay Bhat return 0; 506ff383220SAkshay Bhat } 507ff383220SAkshay Bhat 508ff383220SAkshay Bhat int board_init(void) 509ff383220SAkshay Bhat { 510ff383220SAkshay Bhat gpio_direction_output(SUS_S3_OUT, 1); 511ff383220SAkshay Bhat gpio_direction_output(WIFI_EN, 1); 512ff383220SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3) 513ff383220SAkshay Bhat setup_display(); 514ff383220SAkshay Bhat #endif 515ff383220SAkshay Bhat /* address of boot parameters */ 516ff383220SAkshay Bhat gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; 517ff383220SAkshay Bhat 518ff383220SAkshay Bhat #ifdef CONFIG_MXC_SPI 519ff383220SAkshay Bhat setup_spi(); 520ff383220SAkshay Bhat #endif 521ff383220SAkshay Bhat setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1); 522ff383220SAkshay Bhat setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2); 523ff383220SAkshay Bhat setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3); 524ff383220SAkshay Bhat 525ff383220SAkshay Bhat return 0; 526ff383220SAkshay Bhat } 527ff383220SAkshay Bhat 528ff383220SAkshay Bhat #ifdef CONFIG_CMD_BMODE 529ff383220SAkshay Bhat static const struct boot_mode board_boot_modes[] = { 530ff383220SAkshay Bhat /* 4 bit bus width */ 531ff383220SAkshay Bhat {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)}, 532ff383220SAkshay Bhat {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)}, 533ff383220SAkshay Bhat {NULL, 0}, 534ff383220SAkshay Bhat }; 535ff383220SAkshay Bhat #endif 536ff383220SAkshay Bhat 537*fc9ade56SYung-Ching LIN void pmic_init(void) 538*fc9ade56SYung-Ching LIN { 539*fc9ade56SYung-Ching LIN 540*fc9ade56SYung-Ching LIN #define DA9063_ADDR 0x58 541*fc9ade56SYung-Ching LIN #define BCORE2_CONF 0x9D 542*fc9ade56SYung-Ching LIN #define BCORE1_CONF 0x9E 543*fc9ade56SYung-Ching LIN #define BPRO_CONF 0x9F 544*fc9ade56SYung-Ching LIN #define BIO_CONF 0xA0 545*fc9ade56SYung-Ching LIN #define BMEM_CONF 0xA1 546*fc9ade56SYung-Ching LIN #define BPERI_CONF 0xA2 547*fc9ade56SYung-Ching LIN #define MODE_BIT_H 7 548*fc9ade56SYung-Ching LIN #define MODE_BIT_L 6 549*fc9ade56SYung-Ching LIN 550*fc9ade56SYung-Ching LIN uchar val; 551*fc9ade56SYung-Ching LIN i2c_set_bus_num(2); 552*fc9ade56SYung-Ching LIN 553*fc9ade56SYung-Ching LIN i2c_read(DA9063_ADDR, BCORE2_CONF, 1, &val, 1); 554*fc9ade56SYung-Ching LIN val |= (1 << MODE_BIT_H); 555*fc9ade56SYung-Ching LIN val &= ~(1 << MODE_BIT_L); 556*fc9ade56SYung-Ching LIN i2c_write(DA9063_ADDR, BCORE2_CONF , 1, &val, 1); 557*fc9ade56SYung-Ching LIN 558*fc9ade56SYung-Ching LIN i2c_read(DA9063_ADDR, BCORE1_CONF, 1, &val, 1); 559*fc9ade56SYung-Ching LIN val |= (1 << MODE_BIT_H); 560*fc9ade56SYung-Ching LIN val &= ~(1 << MODE_BIT_L); 561*fc9ade56SYung-Ching LIN i2c_write(DA9063_ADDR, BCORE1_CONF , 1, &val, 1); 562*fc9ade56SYung-Ching LIN 563*fc9ade56SYung-Ching LIN i2c_read(DA9063_ADDR, BPRO_CONF, 1, &val, 1); 564*fc9ade56SYung-Ching LIN val |= (1 << MODE_BIT_H); 565*fc9ade56SYung-Ching LIN val &= ~(1 << MODE_BIT_L); 566*fc9ade56SYung-Ching LIN i2c_write(DA9063_ADDR, BPRO_CONF , 1, &val, 1); 567*fc9ade56SYung-Ching LIN 568*fc9ade56SYung-Ching LIN i2c_read(DA9063_ADDR, BIO_CONF, 1, &val, 1); 569*fc9ade56SYung-Ching LIN val |= (1 << MODE_BIT_H); 570*fc9ade56SYung-Ching LIN val &= ~(1 << MODE_BIT_L); 571*fc9ade56SYung-Ching LIN i2c_write(DA9063_ADDR, BIO_CONF , 1, &val, 1); 572*fc9ade56SYung-Ching LIN 573*fc9ade56SYung-Ching LIN i2c_read(DA9063_ADDR, BMEM_CONF, 1, &val, 1); 574*fc9ade56SYung-Ching LIN val |= (1 << MODE_BIT_H); 575*fc9ade56SYung-Ching LIN val &= ~(1 << MODE_BIT_L); 576*fc9ade56SYung-Ching LIN i2c_write(DA9063_ADDR, BMEM_CONF , 1, &val, 1); 577*fc9ade56SYung-Ching LIN 578*fc9ade56SYung-Ching LIN i2c_read(DA9063_ADDR, BPERI_CONF, 1, &val, 1); 579*fc9ade56SYung-Ching LIN val |= (1 << MODE_BIT_H); 580*fc9ade56SYung-Ching LIN val &= ~(1 << MODE_BIT_L); 581*fc9ade56SYung-Ching LIN i2c_write(DA9063_ADDR, BPERI_CONF , 1, &val, 1); 582*fc9ade56SYung-Ching LIN 583*fc9ade56SYung-Ching LIN } 584*fc9ade56SYung-Ching LIN 585ff383220SAkshay Bhat int board_late_init(void) 586ff383220SAkshay Bhat { 587ff383220SAkshay Bhat #ifdef CONFIG_CMD_BMODE 588ff383220SAkshay Bhat add_board_boot_modes(board_boot_modes); 589ff383220SAkshay Bhat #endif 590f6f7e73dSYung-Ching LIN 591f6f7e73dSYung-Ching LIN #if defined(CONFIG_VIDEO_IPUV3) 592ff383220SAkshay Bhat /* 593ff383220SAkshay Bhat * We need at least 200ms between power on and backlight on 594ff383220SAkshay Bhat * as per specifications from CHI MEI 595ff383220SAkshay Bhat */ 596ff383220SAkshay Bhat mdelay(250); 597ff383220SAkshay Bhat 598ff383220SAkshay Bhat /* enable backlight PWM 1 */ 599ff383220SAkshay Bhat pwm_init(0, 0, 0); 600ff383220SAkshay Bhat 601ff383220SAkshay Bhat /* duty cycle 5000000ns, period: 5000000ns */ 602ff383220SAkshay Bhat pwm_config(0, 5000000, 5000000); 603ff383220SAkshay Bhat 604ff383220SAkshay Bhat /* Backlight Power */ 605ff383220SAkshay Bhat gpio_direction_output(LVDS_BACKLIGHT_GP, 1); 606ff383220SAkshay Bhat 607ff383220SAkshay Bhat pwm_enable(0); 608f6f7e73dSYung-Ching LIN #endif 609ff383220SAkshay Bhat 610ff383220SAkshay Bhat #ifdef CONFIG_CMD_SATA 611ff383220SAkshay Bhat setup_ba16_sata(); 612ff383220SAkshay Bhat #endif 613ff383220SAkshay Bhat 614*fc9ade56SYung-Ching LIN /* board specific pmic init */ 615*fc9ade56SYung-Ching LIN pmic_init(); 616*fc9ade56SYung-Ching LIN 617ff383220SAkshay Bhat return 0; 618ff383220SAkshay Bhat } 619ff383220SAkshay Bhat 620ff383220SAkshay Bhat int checkboard(void) 621ff383220SAkshay Bhat { 622ff383220SAkshay Bhat printf("BOARD: %s\n", CONFIG_BOARD_NAME); 623ff383220SAkshay Bhat return 0; 624ff383220SAkshay Bhat } 625