xref: /rk3399_rockchip-uboot/board/Synology/ds414/ds414.c (revision f46c25583a73042edf432b209ee4b93bc3f7e762)
1*aefb8f4cSPhil Sutter /*
2*aefb8f4cSPhil Sutter  *
3*aefb8f4cSPhil Sutter  * Copyright (C) 2015 Phil Sutter <phil@nwl.cc>
4*aefb8f4cSPhil Sutter  *
5*aefb8f4cSPhil Sutter  * SPDX-License-Identifier:	GPL-2.0+
6*aefb8f4cSPhil Sutter  */
7*aefb8f4cSPhil Sutter 
8*aefb8f4cSPhil Sutter #include <common.h>
9*aefb8f4cSPhil Sutter #include <miiphy.h>
10*aefb8f4cSPhil Sutter #include <asm/io.h>
11*aefb8f4cSPhil Sutter #include <asm/arch/cpu.h>
12*aefb8f4cSPhil Sutter #include <asm/arch/soc.h>
13*aefb8f4cSPhil Sutter #include <linux/mbus.h>
14*aefb8f4cSPhil Sutter 
15*aefb8f4cSPhil Sutter #include "../drivers/ddr/marvell/axp/ddr3_hw_training.h"
16*aefb8f4cSPhil Sutter #include "../arch/arm/mach-mvebu/serdes/axp/high_speed_env_spec.h"
17*aefb8f4cSPhil Sutter #include "../arch/arm/mach-mvebu/serdes/axp/board_env_spec.h"
18*aefb8f4cSPhil Sutter 
19*aefb8f4cSPhil Sutter DECLARE_GLOBAL_DATA_PTR;
20*aefb8f4cSPhil Sutter 
21*aefb8f4cSPhil Sutter /* GPP and MPP settings as found in mvBoardEnvSpec.c of Synology's U-Boot */
22*aefb8f4cSPhil Sutter 
23*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_VAL_LOW		(BIT(25) | BIT(30))
24*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_VAL_MID		(BIT(10) | BIT(15))
25*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_VAL_HIGH		(0)
26*aefb8f4cSPhil Sutter 
27*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_POL_LOW		(0)
28*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_POL_MID		(0)
29*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_POL_HIGH		(0)
30*aefb8f4cSPhil Sutter 
31*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_ENA_LOW		(~(BIT(25) | BIT(30)))
32*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_ENA_MID		(~(BIT(10) | BIT(12) | \
33*aefb8f4cSPhil Sutter 					   BIT(13) | BIT(14) | BIT(15)))
34*aefb8f4cSPhil Sutter #define DS414_GPP_OUT_ENA_HIGH		(~0)
35*aefb8f4cSPhil Sutter 
36*aefb8f4cSPhil Sutter static const u32 ds414_mpp_control[] = {
37*aefb8f4cSPhil Sutter 	0x11111111,
38*aefb8f4cSPhil Sutter 	0x22221111,
39*aefb8f4cSPhil Sutter 	0x22222222,
40*aefb8f4cSPhil Sutter 	0x00000000,
41*aefb8f4cSPhil Sutter 	0x11110000,
42*aefb8f4cSPhil Sutter 	0x00004000,
43*aefb8f4cSPhil Sutter 	0x00000000,
44*aefb8f4cSPhil Sutter 	0x00000000,
45*aefb8f4cSPhil Sutter 	0x00000000
46*aefb8f4cSPhil Sutter };
47*aefb8f4cSPhil Sutter 
48*aefb8f4cSPhil Sutter /* DDR3 static MC configuration */
49*aefb8f4cSPhil Sutter 
50*aefb8f4cSPhil Sutter /* 1G_v1 (4x2Gbits) adapted by DS414 */
51*aefb8f4cSPhil Sutter MV_DRAM_MC_INIT syno_ddr3_b0_667_1g_v1[MV_MAX_DDR3_STATIC_SIZE] = {
52*aefb8f4cSPhil Sutter 	{0x00001400, 0x73014A28},	/*DDR SDRAM Configuration Register */
53*aefb8f4cSPhil Sutter 	{0x00001404, 0x30000800},	/*Dunit Control Low Register */
54*aefb8f4cSPhil Sutter 	{0x00001408, 0x44148887},	/*DDR SDRAM Timing (Low) Register */
55*aefb8f4cSPhil Sutter 	{0x0000140C, 0x3AD83FEA},	/*DDR SDRAM Timing (High) Register */
56*aefb8f4cSPhil Sutter 
57*aefb8f4cSPhil Sutter 	{0x00001410, 0x14000000},	/*DDR SDRAM Address Control Register */
58*aefb8f4cSPhil Sutter 
59*aefb8f4cSPhil Sutter 	{0x00001414, 0x00000000},	/*DDR SDRAM Open Pages Control Register */
60*aefb8f4cSPhil Sutter 	{0x00001418, 0x00000e00},	/*DDR SDRAM Operation Register */
61*aefb8f4cSPhil Sutter 	{0x00001420, 0x00000004},	/*DDR SDRAM Extended Mode Register */
62*aefb8f4cSPhil Sutter 	{0x00001424, 0x0000F3FF},	/*Dunit Control High Register */
63*aefb8f4cSPhil Sutter 	{0x00001428, 0x000F8830},	/*Dunit Control High Register */
64*aefb8f4cSPhil Sutter 	{0x0000142C, 0x054C36F4},	/*Dunit Control High Register */
65*aefb8f4cSPhil Sutter 	{0x0000147C, 0x0000C671},
66*aefb8f4cSPhil Sutter 
67*aefb8f4cSPhil Sutter 	{0x000014a0, 0x00000001},
68*aefb8f4cSPhil Sutter 	{0x000014a8, 0x00000100},	/*2:1 */
69*aefb8f4cSPhil Sutter 	{0x00020220, 0x00000006},
70*aefb8f4cSPhil Sutter 
71*aefb8f4cSPhil Sutter 	{0x00001494, 0x00010000},	/*DDR SDRAM ODT Control (Low) Register */
72*aefb8f4cSPhil Sutter 	{0x00001498, 0x00000000},	/*DDR SDRAM ODT Control (High) Register */
73*aefb8f4cSPhil Sutter 	{0x0000149C, 0x00000001},	/*DDR Dunit ODT Control Register */
74*aefb8f4cSPhil Sutter 
75*aefb8f4cSPhil Sutter 	{0x000014C0, 0x192424C9},	/* DRAM address and Control Driving Strenght  */
76*aefb8f4cSPhil Sutter 	{0x000014C4, 0x0AAA24C9},	/* DRAM Data and DQS Driving Strenght  */
77*aefb8f4cSPhil Sutter 
78*aefb8f4cSPhil Sutter 	{0x000200e8, 0x3FFF0E01},	/* DO NOT Modify - Open Mbus Window - 2G - Mbus is required for the training sequence*/
79*aefb8f4cSPhil Sutter 	{0x00020184, 0x3FFFFFE0},	/* DO NOT Modify - Close fast path Window to - 2G */
80*aefb8f4cSPhil Sutter 
81*aefb8f4cSPhil Sutter 	{0x0001504, 0x3FFFFFE1},	/* CS0 Size */
82*aefb8f4cSPhil Sutter 	{0x000150C, 0x00000000},	/* CS1 Size */
83*aefb8f4cSPhil Sutter 	{0x0001514, 0x00000000},	/* CS2 Size */
84*aefb8f4cSPhil Sutter 	{0x000151C, 0x00000000},	/* CS3 Size */
85*aefb8f4cSPhil Sutter 
86*aefb8f4cSPhil Sutter 	{0x00001538, 0x00000009},	/*Read Data Sample Delays Register */
87*aefb8f4cSPhil Sutter 	{0x0000153C, 0x00000009},	/*Read Data Ready Delay Register */
88*aefb8f4cSPhil Sutter 
89*aefb8f4cSPhil Sutter 	{0x000015D0, 0x00000650},	/*MR0 */
90*aefb8f4cSPhil Sutter 	{0x000015D4, 0x00000044},	/*MR1 */
91*aefb8f4cSPhil Sutter 	{0x000015D8, 0x00000010},	/*MR2 */
92*aefb8f4cSPhil Sutter 	{0x000015DC, 0x00000000},	/*MR3 */
93*aefb8f4cSPhil Sutter 
94*aefb8f4cSPhil Sutter 	{0x000015E4, 0x00203c18},	/*ZQC Configuration Register */
95*aefb8f4cSPhil Sutter 	{0x000015EC, 0xF800A225},	/*DDR PHY */
96*aefb8f4cSPhil Sutter 
97*aefb8f4cSPhil Sutter 	{0x0, 0x0}
98*aefb8f4cSPhil Sutter };
99*aefb8f4cSPhil Sutter 
100*aefb8f4cSPhil Sutter MV_DRAM_MODES ds414_ddr_modes[MV_DDR3_MODES_NUMBER] = {
101*aefb8f4cSPhil Sutter 	{"ds414_1333-667",   0x3, 0x5, 0x0, A0, syno_ddr3_b0_667_1g_v1,  NULL},
102*aefb8f4cSPhil Sutter };
103*aefb8f4cSPhil Sutter 
104*aefb8f4cSPhil Sutter extern MV_SERDES_CHANGE_M_PHY serdes_change_m_phy[];
105*aefb8f4cSPhil Sutter 
106*aefb8f4cSPhil Sutter MV_BIN_SERDES_CFG ds414_serdes_cfg[] = {
107*aefb8f4cSPhil Sutter 	{ MV_PEX_ROOT_COMPLEX, 0x02011111, 0x00000000,
108*aefb8f4cSPhil Sutter 	  { PEX_BUS_MODE_X4, PEX_BUS_MODE_X1, PEX_BUS_DISABLED,
109*aefb8f4cSPhil Sutter 	    PEX_BUS_DISABLED },
110*aefb8f4cSPhil Sutter 	  0x0040, serdes_change_m_phy
111*aefb8f4cSPhil Sutter 	}
112*aefb8f4cSPhil Sutter };
113*aefb8f4cSPhil Sutter 
ddr3_get_static_ddr_mode(void)114*aefb8f4cSPhil Sutter MV_DRAM_MODES *ddr3_get_static_ddr_mode(void)
115*aefb8f4cSPhil Sutter {
116*aefb8f4cSPhil Sutter 	return &ds414_ddr_modes[0];
117*aefb8f4cSPhil Sutter }
118*aefb8f4cSPhil Sutter 
board_serdes_cfg_get(u8 pex_mode)119*aefb8f4cSPhil Sutter MV_BIN_SERDES_CFG *board_serdes_cfg_get(u8 pex_mode)
120*aefb8f4cSPhil Sutter {
121*aefb8f4cSPhil Sutter 	return &ds414_serdes_cfg[0];
122*aefb8f4cSPhil Sutter }
123*aefb8f4cSPhil Sutter 
board_sat_r_get(u8 dev_num,u8 reg)124*aefb8f4cSPhil Sutter u8 board_sat_r_get(u8 dev_num, u8 reg)
125*aefb8f4cSPhil Sutter {
126*aefb8f4cSPhil Sutter 	return (0x1 << 1 | 1);
127*aefb8f4cSPhil Sutter }
128*aefb8f4cSPhil Sutter 
board_early_init_f(void)129*aefb8f4cSPhil Sutter int board_early_init_f(void)
130*aefb8f4cSPhil Sutter {
131*aefb8f4cSPhil Sutter 	int i;
132*aefb8f4cSPhil Sutter 
133*aefb8f4cSPhil Sutter 	/* Set GPP Out value */
134*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_OUT_REG(0), DS414_GPP_OUT_VAL_LOW);
135*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_OUT_REG(1), DS414_GPP_OUT_VAL_MID);
136*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_OUT_REG(2), DS414_GPP_OUT_VAL_HIGH);
137*aefb8f4cSPhil Sutter 
138*aefb8f4cSPhil Sutter 	/* set GPP polarity */
139*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_IN_POL_REG(0), DS414_GPP_OUT_POL_LOW);
140*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_IN_POL_REG(1), DS414_GPP_OUT_POL_MID);
141*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_IN_POL_REG(2), DS414_GPP_OUT_POL_HIGH);
142*aefb8f4cSPhil Sutter 
143*aefb8f4cSPhil Sutter 	/* Set GPP Out Enable */
144*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_OUT_EN_REG(0), DS414_GPP_OUT_ENA_LOW);
145*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_OUT_EN_REG(1), DS414_GPP_OUT_ENA_MID);
146*aefb8f4cSPhil Sutter 	reg_write(GPP_DATA_OUT_EN_REG(2), DS414_GPP_OUT_ENA_HIGH);
147*aefb8f4cSPhil Sutter 
148*aefb8f4cSPhil Sutter 	for (i = 0; i < ARRAY_SIZE(ds414_mpp_control); i++)
149*aefb8f4cSPhil Sutter 		reg_write(MPP_CONTROL_REG(i), ds414_mpp_control[i]);
150*aefb8f4cSPhil Sutter 
151*aefb8f4cSPhil Sutter 	return 0;
152*aefb8f4cSPhil Sutter }
153*aefb8f4cSPhil Sutter 
board_init(void)154*aefb8f4cSPhil Sutter int board_init(void)
155*aefb8f4cSPhil Sutter {
156*aefb8f4cSPhil Sutter 	u32 pwr_mng_ctrl_reg;
157*aefb8f4cSPhil Sutter 
158*aefb8f4cSPhil Sutter 	/* Adress of boot parameters */
159*aefb8f4cSPhil Sutter 	gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
160*aefb8f4cSPhil Sutter 
161*aefb8f4cSPhil Sutter 	/* Gate unused clocks
162*aefb8f4cSPhil Sutter 	 *
163*aefb8f4cSPhil Sutter 	 * Note: Disabling unused PCIe lanes will hang PCI bus scan.
164*aefb8f4cSPhil Sutter 	 *       Once this is resolved, bits 10-12, 26 and 27 can be
165*aefb8f4cSPhil Sutter 	 *       unset here as well.
166*aefb8f4cSPhil Sutter 	 */
167*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg = reg_read(POWER_MNG_CTRL_REG);
168*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(0));				/* Audio */
169*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(1) | BIT(2));			/* GE3, GE2 */
170*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(14) | BIT(15));		/* SATA0 link and core */
171*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(16));				/* LCD */
172*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(17));				/* SDIO */
173*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(19) | BIT(20));		/* USB1 and USB2 */
174*aefb8f4cSPhil Sutter 	pwr_mng_ctrl_reg &= ~(BIT(29) | BIT(30));		/* SATA1 link and core */
175*aefb8f4cSPhil Sutter 	reg_write(POWER_MNG_CTRL_REG, pwr_mng_ctrl_reg);
176*aefb8f4cSPhil Sutter 
177*aefb8f4cSPhil Sutter 	return 0;
178*aefb8f4cSPhil Sutter }
179*aefb8f4cSPhil Sutter 
checkboard(void)180*aefb8f4cSPhil Sutter int checkboard(void)
181*aefb8f4cSPhil Sutter {
182*aefb8f4cSPhil Sutter 	puts("Board: DS414\n");
183*aefb8f4cSPhil Sutter 
184*aefb8f4cSPhil Sutter 	return 0;
185*aefb8f4cSPhil Sutter }
186