1c5330ae8SKonstantin Porotchkin /*
2c5330ae8SKonstantin Porotchkin * Copyright (C) 2016 Stefan Roese <sr@denx.de>
3c5330ae8SKonstantin Porotchkin *
4c5330ae8SKonstantin Porotchkin * SPDX-License-Identifier: GPL-2.0+
5c5330ae8SKonstantin Porotchkin */
6c5330ae8SKonstantin Porotchkin
7c5330ae8SKonstantin Porotchkin #include <common.h>
816ad870aSKonstantin Porotchkin #include <dm.h>
9c5330ae8SKonstantin Porotchkin #include <i2c.h>
1016ad870aSKonstantin Porotchkin #include <phy.h>
11c5330ae8SKonstantin Porotchkin #include <asm/io.h>
12c5330ae8SKonstantin Porotchkin #include <asm/arch/cpu.h>
13c5330ae8SKonstantin Porotchkin #include <asm/arch/soc.h>
14c5330ae8SKonstantin Porotchkin
15c5330ae8SKonstantin Porotchkin DECLARE_GLOBAL_DATA_PTR;
16c5330ae8SKonstantin Porotchkin
17c5330ae8SKonstantin Porotchkin /* IO expander I2C device */
18c5330ae8SKonstantin Porotchkin #define I2C_IO_EXP_ADDR 0x22
19c5330ae8SKonstantin Porotchkin #define I2C_IO_CFG_REG_0 0x6
20c5330ae8SKonstantin Porotchkin #define I2C_IO_DATA_OUT_REG_0 0x2
21c5330ae8SKonstantin Porotchkin #define I2C_IO_REG_0_SATA_OFF 2
22c5330ae8SKonstantin Porotchkin #define I2C_IO_REG_0_USB_H_OFF 1
23c5330ae8SKonstantin Porotchkin
249566268fSKonstantin Porotchkin /* The pin control values are the same for DB and Espressobin */
2581b7c7f6SKonstantin Porotchkin #define PINCTRL_NB_REG_VALUE 0x000173fa
2681b7c7f6SKonstantin Porotchkin #define PINCTRL_SB_REG_VALUE 0x00007a23
2781b7c7f6SKonstantin Porotchkin
2816ad870aSKonstantin Porotchkin /* Ethernet switch registers */
2916ad870aSKonstantin Porotchkin /* SMI addresses for multi-chip mode */
3016ad870aSKonstantin Porotchkin #define MVEBU_PORT_CTRL_SMI_ADDR(p) (16 + (p))
3116ad870aSKonstantin Porotchkin #define MVEBU_SW_G2_SMI_ADDR (28)
3216ad870aSKonstantin Porotchkin
3316ad870aSKonstantin Porotchkin /* Multi-chip mode */
3416ad870aSKonstantin Porotchkin #define MVEBU_SW_SMI_DATA_REG (1)
3516ad870aSKonstantin Porotchkin #define MVEBU_SW_SMI_CMD_REG (0)
3616ad870aSKonstantin Porotchkin #define SW_SMI_CMD_REG_ADDR_OFF 0
3716ad870aSKonstantin Porotchkin #define SW_SMI_CMD_DEV_ADDR_OFF 5
3816ad870aSKonstantin Porotchkin #define SW_SMI_CMD_SMI_OP_OFF 10
3916ad870aSKonstantin Porotchkin #define SW_SMI_CMD_SMI_MODE_OFF 12
4016ad870aSKonstantin Porotchkin #define SW_SMI_CMD_SMI_BUSY_OFF 15
4116ad870aSKonstantin Porotchkin
4216ad870aSKonstantin Porotchkin /* Single-chip mode */
4316ad870aSKonstantin Porotchkin /* Switch Port Registers */
4416ad870aSKonstantin Porotchkin #define MVEBU_SW_LINK_CTRL_REG (1)
4516ad870aSKonstantin Porotchkin #define MVEBU_SW_PORT_CTRL_REG (4)
4616ad870aSKonstantin Porotchkin
4716ad870aSKonstantin Porotchkin /* Global 2 Registers */
4816ad870aSKonstantin Porotchkin #define MVEBU_G2_SMI_PHY_CMD_REG (24)
4916ad870aSKonstantin Porotchkin #define MVEBU_G2_SMI_PHY_DATA_REG (25)
5016ad870aSKonstantin Porotchkin
board_early_init_f(void)51c5330ae8SKonstantin Porotchkin int board_early_init_f(void)
52c5330ae8SKonstantin Porotchkin {
5381b7c7f6SKonstantin Porotchkin const void *blob = gd->fdt_blob;
5481b7c7f6SKonstantin Porotchkin const char *bank_name;
5581b7c7f6SKonstantin Porotchkin const char *compat = "marvell,armada-3700-pinctl";
5681b7c7f6SKonstantin Porotchkin int off, len;
5781b7c7f6SKonstantin Porotchkin void __iomem *addr;
5881b7c7f6SKonstantin Porotchkin
5981b7c7f6SKonstantin Porotchkin /* FIXME
6081b7c7f6SKonstantin Porotchkin * Temporary WA for setting correct pin control values
6181b7c7f6SKonstantin Porotchkin * until the real pin control driver is awailable.
6281b7c7f6SKonstantin Porotchkin */
6381b7c7f6SKonstantin Porotchkin off = fdt_node_offset_by_compatible(blob, -1, compat);
6481b7c7f6SKonstantin Porotchkin while (off != -FDT_ERR_NOTFOUND) {
6581b7c7f6SKonstantin Porotchkin bank_name = fdt_getprop(blob, off, "bank-name", &len);
6681b7c7f6SKonstantin Porotchkin addr = (void __iomem *)fdtdec_get_addr_size_auto_noparent(
6781b7c7f6SKonstantin Porotchkin blob, off, "reg", 0, NULL, true);
6881b7c7f6SKonstantin Porotchkin if (!strncmp(bank_name, "armada-3700-nb", len))
6981b7c7f6SKonstantin Porotchkin writel(PINCTRL_NB_REG_VALUE, addr);
7081b7c7f6SKonstantin Porotchkin else if (!strncmp(bank_name, "armada-3700-sb", len))
7181b7c7f6SKonstantin Porotchkin writel(PINCTRL_SB_REG_VALUE, addr);
7281b7c7f6SKonstantin Porotchkin
7381b7c7f6SKonstantin Porotchkin off = fdt_node_offset_by_compatible(blob, off, compat);
7481b7c7f6SKonstantin Porotchkin }
75c5330ae8SKonstantin Porotchkin
76c5330ae8SKonstantin Porotchkin return 0;
77c5330ae8SKonstantin Porotchkin }
78c5330ae8SKonstantin Porotchkin
board_init(void)79c5330ae8SKonstantin Porotchkin int board_init(void)
80c5330ae8SKonstantin Porotchkin {
81c5330ae8SKonstantin Porotchkin /* adress of boot parameters */
82c5330ae8SKonstantin Porotchkin gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
83c5330ae8SKonstantin Porotchkin
84c5330ae8SKonstantin Porotchkin return 0;
85c5330ae8SKonstantin Porotchkin }
86c5330ae8SKonstantin Porotchkin
87c5330ae8SKonstantin Porotchkin /* Board specific AHCI / SATA enable code */
board_ahci_enable(void)88c5330ae8SKonstantin Porotchkin int board_ahci_enable(void)
89c5330ae8SKonstantin Porotchkin {
90c5330ae8SKonstantin Porotchkin struct udevice *dev;
91c5330ae8SKonstantin Porotchkin int ret;
92c5330ae8SKonstantin Porotchkin u8 buf[8];
93c5330ae8SKonstantin Porotchkin
949566268fSKonstantin Porotchkin /* Only DB requres this configuration */
959566268fSKonstantin Porotchkin if (!of_machine_is_compatible("marvell,armada-3720-db"))
969566268fSKonstantin Porotchkin return 0;
979566268fSKonstantin Porotchkin
98c5330ae8SKonstantin Porotchkin /* Configure IO exander PCA9555: 7bit address 0x22 */
99c5330ae8SKonstantin Porotchkin ret = i2c_get_chip_for_busnum(0, I2C_IO_EXP_ADDR, 1, &dev);
100c5330ae8SKonstantin Porotchkin if (ret) {
101c5330ae8SKonstantin Porotchkin printf("Cannot find PCA9555: %d\n", ret);
102c5330ae8SKonstantin Porotchkin return 0;
103c5330ae8SKonstantin Porotchkin }
104c5330ae8SKonstantin Porotchkin
105c5330ae8SKonstantin Porotchkin ret = dm_i2c_read(dev, I2C_IO_CFG_REG_0, buf, 1);
106c5330ae8SKonstantin Porotchkin if (ret) {
107c5330ae8SKonstantin Porotchkin printf("Failed to read IO expander value via I2C\n");
108c5330ae8SKonstantin Porotchkin return -EIO;
109c5330ae8SKonstantin Porotchkin }
110c5330ae8SKonstantin Porotchkin
111c5330ae8SKonstantin Porotchkin /*
112c5330ae8SKonstantin Porotchkin * Enable SATA power via IO expander connected via I2C by setting
113c5330ae8SKonstantin Porotchkin * the corresponding bit to output mode to enable power for SATA
114c5330ae8SKonstantin Porotchkin */
115c5330ae8SKonstantin Porotchkin buf[0] &= ~(1 << I2C_IO_REG_0_SATA_OFF);
116c5330ae8SKonstantin Porotchkin ret = dm_i2c_write(dev, I2C_IO_CFG_REG_0, buf, 1);
117c5330ae8SKonstantin Porotchkin if (ret) {
118c5330ae8SKonstantin Porotchkin printf("Failed to set IO expander via I2C\n");
119c5330ae8SKonstantin Porotchkin return -EIO;
120c5330ae8SKonstantin Porotchkin }
121c5330ae8SKonstantin Porotchkin
122c5330ae8SKonstantin Porotchkin return 0;
123c5330ae8SKonstantin Porotchkin }
124c5330ae8SKonstantin Porotchkin
125c5330ae8SKonstantin Porotchkin /* Board specific xHCI enable code */
board_xhci_enable(fdt_addr_t base)126*0e266cadSJon Nettleton int board_xhci_enable(fdt_addr_t base)
127c5330ae8SKonstantin Porotchkin {
128c5330ae8SKonstantin Porotchkin struct udevice *dev;
129c5330ae8SKonstantin Porotchkin int ret;
130c5330ae8SKonstantin Porotchkin u8 buf[8];
131c5330ae8SKonstantin Porotchkin
1329566268fSKonstantin Porotchkin /* Only DB requres this configuration */
1339566268fSKonstantin Porotchkin if (!of_machine_is_compatible("marvell,armada-3720-db"))
1349566268fSKonstantin Porotchkin return 0;
1359566268fSKonstantin Porotchkin
136c5330ae8SKonstantin Porotchkin /* Configure IO exander PCA9555: 7bit address 0x22 */
137c5330ae8SKonstantin Porotchkin ret = i2c_get_chip_for_busnum(0, I2C_IO_EXP_ADDR, 1, &dev);
138c5330ae8SKonstantin Porotchkin if (ret) {
139c5330ae8SKonstantin Porotchkin printf("Cannot find PCA9555: %d\n", ret);
140c5330ae8SKonstantin Porotchkin return 0;
141c5330ae8SKonstantin Porotchkin }
142c5330ae8SKonstantin Porotchkin
143c5330ae8SKonstantin Porotchkin printf("Enable USB VBUS\n");
144c5330ae8SKonstantin Porotchkin
145c5330ae8SKonstantin Porotchkin /*
146c5330ae8SKonstantin Porotchkin * Read configuration (direction) and set VBUS pin as output
147c5330ae8SKonstantin Porotchkin * (reset pin = output)
148c5330ae8SKonstantin Porotchkin */
149c5330ae8SKonstantin Porotchkin ret = dm_i2c_read(dev, I2C_IO_CFG_REG_0, buf, 1);
150c5330ae8SKonstantin Porotchkin if (ret) {
151c5330ae8SKonstantin Porotchkin printf("Failed to read IO expander value via I2C\n");
152c5330ae8SKonstantin Porotchkin return -EIO;
153c5330ae8SKonstantin Porotchkin }
154c5330ae8SKonstantin Porotchkin buf[0] &= ~(1 << I2C_IO_REG_0_USB_H_OFF);
155c5330ae8SKonstantin Porotchkin ret = dm_i2c_write(dev, I2C_IO_CFG_REG_0, buf, 1);
156c5330ae8SKonstantin Porotchkin if (ret) {
157c5330ae8SKonstantin Porotchkin printf("Failed to set IO expander via I2C\n");
158c5330ae8SKonstantin Porotchkin return -EIO;
159c5330ae8SKonstantin Porotchkin }
160c5330ae8SKonstantin Porotchkin
161c5330ae8SKonstantin Porotchkin /* Read VBUS output value and disable it */
162c5330ae8SKonstantin Porotchkin ret = dm_i2c_read(dev, I2C_IO_DATA_OUT_REG_0, buf, 1);
163c5330ae8SKonstantin Porotchkin if (ret) {
164c5330ae8SKonstantin Porotchkin printf("Failed to read IO expander value via I2C\n");
165c5330ae8SKonstantin Porotchkin return -EIO;
166c5330ae8SKonstantin Porotchkin }
167c5330ae8SKonstantin Porotchkin buf[0] &= ~(1 << I2C_IO_REG_0_USB_H_OFF);
168c5330ae8SKonstantin Porotchkin ret = dm_i2c_write(dev, I2C_IO_DATA_OUT_REG_0, buf, 1);
169c5330ae8SKonstantin Porotchkin if (ret) {
170c5330ae8SKonstantin Porotchkin printf("Failed to set IO expander via I2C\n");
171c5330ae8SKonstantin Porotchkin return -EIO;
172c5330ae8SKonstantin Porotchkin }
173c5330ae8SKonstantin Porotchkin
174c5330ae8SKonstantin Porotchkin /*
175c5330ae8SKonstantin Porotchkin * Required delay for configuration to settle - must wait for
176c5330ae8SKonstantin Porotchkin * power on port is disabled in case VBUS signal was high,
177c5330ae8SKonstantin Porotchkin * required 3 seconds delay to let VBUS signal fully settle down
178c5330ae8SKonstantin Porotchkin */
179c5330ae8SKonstantin Porotchkin mdelay(3000);
180c5330ae8SKonstantin Porotchkin
181c5330ae8SKonstantin Porotchkin /* Enable VBUS power: Set output value of VBUS pin as enabled */
182c5330ae8SKonstantin Porotchkin buf[0] |= (1 << I2C_IO_REG_0_USB_H_OFF);
183c5330ae8SKonstantin Porotchkin ret = dm_i2c_write(dev, I2C_IO_DATA_OUT_REG_0, buf, 1);
184c5330ae8SKonstantin Porotchkin if (ret) {
185c5330ae8SKonstantin Porotchkin printf("Failed to set IO expander via I2C\n");
186c5330ae8SKonstantin Porotchkin return -EIO;
187c5330ae8SKonstantin Porotchkin }
188c5330ae8SKonstantin Porotchkin
189c5330ae8SKonstantin Porotchkin mdelay(500); /* required delay to let output value settle */
190c5330ae8SKonstantin Porotchkin
191c5330ae8SKonstantin Porotchkin return 0;
192c5330ae8SKonstantin Porotchkin }
19316ad870aSKonstantin Porotchkin
19416ad870aSKonstantin Porotchkin /* Helper function for accessing switch devices in multi-chip connection mode */
mii_multi_chip_mode_write(struct mii_dev * bus,int dev_smi_addr,int smi_addr,int reg,u16 value)19516ad870aSKonstantin Porotchkin static int mii_multi_chip_mode_write(struct mii_dev *bus, int dev_smi_addr,
19616ad870aSKonstantin Porotchkin int smi_addr, int reg, u16 value)
19716ad870aSKonstantin Porotchkin {
19816ad870aSKonstantin Porotchkin u16 smi_cmd = 0;
19916ad870aSKonstantin Porotchkin
20016ad870aSKonstantin Porotchkin if (bus->write(bus, dev_smi_addr, 0,
20116ad870aSKonstantin Porotchkin MVEBU_SW_SMI_DATA_REG, value) != 0) {
20216ad870aSKonstantin Porotchkin printf("Error writing to the PHY addr=%02x reg=%02x\n",
20316ad870aSKonstantin Porotchkin smi_addr, reg);
20416ad870aSKonstantin Porotchkin return -EFAULT;
20516ad870aSKonstantin Porotchkin }
20616ad870aSKonstantin Porotchkin
20716ad870aSKonstantin Porotchkin smi_cmd = (1 << SW_SMI_CMD_SMI_BUSY_OFF) |
20816ad870aSKonstantin Porotchkin (1 << SW_SMI_CMD_SMI_MODE_OFF) |
20916ad870aSKonstantin Porotchkin (1 << SW_SMI_CMD_SMI_OP_OFF) |
21016ad870aSKonstantin Porotchkin (smi_addr << SW_SMI_CMD_DEV_ADDR_OFF) |
21116ad870aSKonstantin Porotchkin (reg << SW_SMI_CMD_REG_ADDR_OFF);
21216ad870aSKonstantin Porotchkin if (bus->write(bus, dev_smi_addr, 0,
21316ad870aSKonstantin Porotchkin MVEBU_SW_SMI_CMD_REG, smi_cmd) != 0) {
21416ad870aSKonstantin Porotchkin printf("Error writing to the PHY addr=%02x reg=%02x\n",
21516ad870aSKonstantin Porotchkin smi_addr, reg);
21616ad870aSKonstantin Porotchkin return -EFAULT;
21716ad870aSKonstantin Porotchkin }
21816ad870aSKonstantin Porotchkin
21916ad870aSKonstantin Porotchkin return 0;
22016ad870aSKonstantin Porotchkin }
22116ad870aSKonstantin Porotchkin
22216ad870aSKonstantin Porotchkin /* Bring-up board-specific network stuff */
board_network_enable(struct mii_dev * bus)22316ad870aSKonstantin Porotchkin int board_network_enable(struct mii_dev *bus)
22416ad870aSKonstantin Porotchkin {
22516ad870aSKonstantin Porotchkin if (!of_machine_is_compatible("marvell,armada-3720-espressobin"))
22616ad870aSKonstantin Porotchkin return 0;
22716ad870aSKonstantin Porotchkin
22816ad870aSKonstantin Porotchkin /*
22916ad870aSKonstantin Porotchkin * FIXME: remove this code once Topaz driver gets available
23016ad870aSKonstantin Porotchkin * A3720 Community Board Only
23116ad870aSKonstantin Porotchkin * Configure Topaz switch (88E6341)
23216ad870aSKonstantin Porotchkin * Set port 0,1,2,3 to forwarding Mode (through Switch Port registers)
23316ad870aSKonstantin Porotchkin */
23416ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(0),
23516ad870aSKonstantin Porotchkin MVEBU_SW_PORT_CTRL_REG, 0x7f);
23616ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(1),
23716ad870aSKonstantin Porotchkin MVEBU_SW_PORT_CTRL_REG, 0x7f);
23816ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(2),
23916ad870aSKonstantin Porotchkin MVEBU_SW_PORT_CTRL_REG, 0x7f);
24016ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(3),
24116ad870aSKonstantin Porotchkin MVEBU_SW_PORT_CTRL_REG, 0x7f);
24216ad870aSKonstantin Porotchkin
24316ad870aSKonstantin Porotchkin /* RGMII Delay on Port 0 (CPU port), force link to 1000Mbps */
24416ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(0),
24516ad870aSKonstantin Porotchkin MVEBU_SW_LINK_CTRL_REG, 0xe002);
24616ad870aSKonstantin Porotchkin
24716ad870aSKonstantin Porotchkin /* Power up PHY 1, 2, 3 (through Global 2 registers) */
24816ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
24916ad870aSKonstantin Porotchkin MVEBU_G2_SMI_PHY_DATA_REG, 0x1140);
25016ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
25116ad870aSKonstantin Porotchkin MVEBU_G2_SMI_PHY_CMD_REG, 0x9620);
25216ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
25316ad870aSKonstantin Porotchkin MVEBU_G2_SMI_PHY_CMD_REG, 0x9640);
25416ad870aSKonstantin Porotchkin mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
25516ad870aSKonstantin Porotchkin MVEBU_G2_SMI_PHY_CMD_REG, 0x9660);
25616ad870aSKonstantin Porotchkin
25716ad870aSKonstantin Porotchkin return 0;
25816ad870aSKonstantin Porotchkin }
259