xref: /rk3399_rockchip-uboot/board/Marvell/dreamplug/kwbimage.cfg (revision 326ea986ac150acdc7656d57fca647db80b50158)
12e0c1c7dSJason Cooper#
22e0c1c7dSJason Cooper# (C) Copyright 2011
32e0c1c7dSJason Cooper# Jason Cooper <u-boot@lakedaemon.net>
42e0c1c7dSJason Cooper#
52e0c1c7dSJason Cooper# Based on work by:
62e0c1c7dSJason Cooper# Marvell Semiconductor <www.marvell.com>
72e0c1c7dSJason Cooper# Written-by: Siddarth Gore <gores@marvell.com>
82e0c1c7dSJason Cooper#
9*1a459660SWolfgang Denk# SPDX-License-Identifier:	GPL-2.0+
102e0c1c7dSJason Cooper#
11b1e6c4c3SAnatolij Gustschin# Refer doc/README.kwbimage for more details about how-to configure
122e0c1c7dSJason Cooper# and create kirkwood boot image
132e0c1c7dSJason Cooper#
142e0c1c7dSJason Cooper
152e0c1c7dSJason Cooper# Boot Media configurations
162e0c1c7dSJason CooperBOOT_FROM	spi
172e0c1c7dSJason Cooper
182e0c1c7dSJason Cooper# SOC registers configuration using bootrom header extension
192e0c1c7dSJason Cooper# Maximum KWBIMAGE_MAX_CONFIG configurations allowed
202e0c1c7dSJason Cooper
212e0c1c7dSJason Cooper# Configure RGMII-0/1 interface pad voltage to 1.8V
222e0c1c7dSJason CooperDATA 0xFFD100e0 0x1b1b9b9b
232e0c1c7dSJason Cooper
242e0c1c7dSJason Cooper#Dram initalization for SINGLE x16 CL=5 @ 400MHz
252e0c1c7dSJason CooperDATA 0xFFD01400 0x43000c30	# DDR Configuration register
262e0c1c7dSJason Cooper# bit13-0:  0xc30 (3120 DDR2 clks refresh rate)
272e0c1c7dSJason Cooper# bit23-14: zero
282e0c1c7dSJason Cooper# bit24: 1= enable exit self refresh mode on DDR access
292e0c1c7dSJason Cooper# bit25: 1 required
302e0c1c7dSJason Cooper# bit29-26: zero
312e0c1c7dSJason Cooper# bit31-30: 01
322e0c1c7dSJason Cooper
332e0c1c7dSJason CooperDATA 0xFFD01404 0x37543000	# DDR Controller Control Low
342e0c1c7dSJason Cooper# bit 4:    0=addr/cmd in smame cycle
352e0c1c7dSJason Cooper# bit 5:    0=clk is driven during self refresh, we don't care for APX
362e0c1c7dSJason Cooper# bit 6:    0=use recommended falling edge of clk for addr/cmd
372e0c1c7dSJason Cooper# bit14:    0=input buffer always powered up
382e0c1c7dSJason Cooper# bit18:    1=cpu lock transaction enabled
392e0c1c7dSJason Cooper# bit23-20: 5=recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
402e0c1c7dSJason Cooper# bit27-24: 7= CL+2, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
412e0c1c7dSJason Cooper# bit30-28: 3 required
422e0c1c7dSJason Cooper# bit31:    0=no additional STARTBURST delay
432e0c1c7dSJason Cooper
442e0c1c7dSJason CooperDATA 0xFFD01408 0x22125451	# DDR Timing (Low) (active cycles value +1)
452e0c1c7dSJason Cooper# bit3-0:   TRAS lsbs
462e0c1c7dSJason Cooper# bit7-4:   TRCD
472e0c1c7dSJason Cooper# bit11- 8: TRP
482e0c1c7dSJason Cooper# bit15-12: TWR
492e0c1c7dSJason Cooper# bit19-16: TWTR
502e0c1c7dSJason Cooper# bit20:    TRAS msb
512e0c1c7dSJason Cooper# bit23-21: 0x0
522e0c1c7dSJason Cooper# bit27-24: TRRD
532e0c1c7dSJason Cooper# bit31-28: TRTP
542e0c1c7dSJason Cooper
552e0c1c7dSJason CooperDATA 0xFFD0140C 0x00000a33	#  DDR Timing (High)
562e0c1c7dSJason Cooper# bit6-0:   TRFC
572e0c1c7dSJason Cooper# bit8-7:   TR2R
582e0c1c7dSJason Cooper# bit10-9:  TR2W
592e0c1c7dSJason Cooper# bit12-11: TW2W
602e0c1c7dSJason Cooper# bit31-13: zero required
612e0c1c7dSJason Cooper
622e0c1c7dSJason CooperDATA 0xFFD01410 0x000000cc	#  DDR Address Control
632e0c1c7dSJason Cooper# bit1-0:   01, Cs0width=x8
642e0c1c7dSJason Cooper# bit3-2:   10, Cs0size=1Gb
652e0c1c7dSJason Cooper# bit5-4:   01, Cs1width=x8
662e0c1c7dSJason Cooper# bit7-6:   10, Cs1size=1Gb
672e0c1c7dSJason Cooper# bit9-8:   00, Cs2width=nonexistent
682e0c1c7dSJason Cooper# bit11-10: 00, Cs2size =nonexistent
692e0c1c7dSJason Cooper# bit13-12: 00, Cs3width=nonexistent
702e0c1c7dSJason Cooper# bit15-14: 00, Cs3size =nonexistent
712e0c1c7dSJason Cooper# bit16:    0,  Cs0AddrSel
722e0c1c7dSJason Cooper# bit17:    0,  Cs1AddrSel
732e0c1c7dSJason Cooper# bit18:    0,  Cs2AddrSel
742e0c1c7dSJason Cooper# bit19:    0,  Cs3AddrSel
752e0c1c7dSJason Cooper# bit31-20: 0 required
762e0c1c7dSJason Cooper
772e0c1c7dSJason CooperDATA 0xFFD01414 0x00000000	#  DDR Open Pages Control
782e0c1c7dSJason Cooper# bit0:    0,  OpenPage enabled
792e0c1c7dSJason Cooper# bit31-1: 0 required
802e0c1c7dSJason Cooper
812e0c1c7dSJason CooperDATA 0xFFD01418 0x00000000	#  DDR Operation
822e0c1c7dSJason Cooper# bit3-0:   0x0, DDR cmd
832e0c1c7dSJason Cooper# bit31-4:  0 required
842e0c1c7dSJason Cooper
852e0c1c7dSJason CooperDATA 0xFFD0141C 0x00000C52	#  DDR Mode
862e0c1c7dSJason Cooper# bit2-0:   2, BurstLen=2 required
872e0c1c7dSJason Cooper# bit3:     0, BurstType=0 required
882e0c1c7dSJason Cooper# bit6-4:   4, CL=5
892e0c1c7dSJason Cooper# bit7:     0, TestMode=0 normal
902e0c1c7dSJason Cooper# bit8:     0, DLL reset=0 normal
912e0c1c7dSJason Cooper# bit11-9:  6, auto-precharge write recovery ????????????
922e0c1c7dSJason Cooper# bit12:    0, PD must be zero
932e0c1c7dSJason Cooper# bit31-13: 0 required
942e0c1c7dSJason Cooper
952e0c1c7dSJason CooperDATA 0xFFD01420 0x00000040	#  DDR Extended Mode
962e0c1c7dSJason Cooper# bit0:    0,  DDR DLL enabled
972e0c1c7dSJason Cooper# bit1:    0,  DDR drive strenght normal
982e0c1c7dSJason Cooper# bit2:    0,  DDR ODT control lsd (disabled)
992e0c1c7dSJason Cooper# bit5-3:  000, required
1002e0c1c7dSJason Cooper# bit6:    1,  DDR ODT control msb, (disabled)
1012e0c1c7dSJason Cooper# bit9-7:  000, required
1022e0c1c7dSJason Cooper# bit10:   0,  differential DQS enabled
1032e0c1c7dSJason Cooper# bit11:   0, required
1042e0c1c7dSJason Cooper# bit12:   0, DDR output buffer enabled
1052e0c1c7dSJason Cooper# bit31-13: 0 required
1062e0c1c7dSJason Cooper
1072e0c1c7dSJason CooperDATA 0xFFD01424 0x0000F17F	#  DDR Controller Control High
1082e0c1c7dSJason Cooper# bit2-0:  111, required
1092e0c1c7dSJason Cooper# bit3  :  1  , MBUS Burst Chop disabled
1102e0c1c7dSJason Cooper# bit6-4:  111, required
1112e0c1c7dSJason Cooper# bit7  :  0
1122e0c1c7dSJason Cooper# bit8  :  1  , add writepath sample stage, must be 1 for DDR freq >= 300MHz
1132e0c1c7dSJason Cooper# bit9  :  0  , no half clock cycle addition to dataout
1142e0c1c7dSJason Cooper# bit10 :  0  , 1/4 clock cycle skew enabled for addr/ctl signals
1152e0c1c7dSJason Cooper# bit11 :  0  , 1/4 clock cycle skew disabled for write mesh
1162e0c1c7dSJason Cooper# bit15-12: 1111 required
1172e0c1c7dSJason Cooper# bit31-16: 0    required
1182e0c1c7dSJason Cooper
1192e0c1c7dSJason CooperDATA 0xFFD01428 0x00085520	# DDR2 ODT Read Timing (default values)
1202e0c1c7dSJason CooperDATA 0xFFD0147C 0x00008552	# DDR2 ODT Write Timing (default values)
1212e0c1c7dSJason Cooper
1222e0c1c7dSJason CooperDATA 0xFFD01500 0x00000000	# CS[0]n Base address to 0x0
1232e0c1c7dSJason CooperDATA 0xFFD01504 0x0FFFFFF1	# CS[0]n Size
1242e0c1c7dSJason Cooper# bit0:    1,  Window enabled
1252e0c1c7dSJason Cooper# bit1:    0,  Write Protect disabled
1262e0c1c7dSJason Cooper# bit3-2:  00, CS0 hit selected
1272e0c1c7dSJason Cooper# bit23-4: ones, required
1282e0c1c7dSJason Cooper# bit31-24: 0x0F, Size (i.e. 256MB)
1292e0c1c7dSJason Cooper
1302e0c1c7dSJason CooperDATA 0xFFD01508 0x10000000	# CS[1]n Base address to 256Mb
1312e0c1c7dSJason CooperDATA 0xFFD0150C 0x0FFFFFF5	# CS[1]n Size 256Mb Window enabled for CS1
1322e0c1c7dSJason Cooper
1332e0c1c7dSJason CooperDATA 0xFFD01514 0x00000000	# CS[2]n Size, window disabled
1342e0c1c7dSJason CooperDATA 0xFFD0151C 0x00000000	# CS[3]n Size, window disabled
1352e0c1c7dSJason Cooper
1362e0c1c7dSJason CooperDATA 0xFFD01494 0x00030000	#  DDR ODT Control (Low)
1372e0c1c7dSJason CooperDATA 0xFFD01498 0x00000000	#  DDR ODT Control (High)
1382e0c1c7dSJason Cooper# bit1-0:  00, ODT0 controlled by ODT Control (low) register above
1392e0c1c7dSJason Cooper# bit3-2:  01, ODT1 active NEVER!
1402e0c1c7dSJason Cooper# bit31-4: zero, required
1412e0c1c7dSJason Cooper
1422e0c1c7dSJason CooperDATA 0xFFD0149C 0x0000E803	# CPU ODT Control
1432e0c1c7dSJason CooperDATA 0xFFD01480 0x00000001	# DDR Initialization Control
1442e0c1c7dSJason Cooper#bit0=1, enable DDR init upon this register write
1452e0c1c7dSJason Cooper
1462e0c1c7dSJason Cooper# End of Header extension
1472e0c1c7dSJason CooperDATA 0x0 0x0
148