1dd580801SStefan Roese /*
2dd580801SStefan Roese * Copyright (C) 2014 Stefan Roese <sr@denx.de>
3dd580801SStefan Roese *
4dd580801SStefan Roese * SPDX-License-Identifier: GPL-2.0+
5dd580801SStefan Roese */
6dd580801SStefan Roese
7dd580801SStefan Roese #include <common.h>
8dd580801SStefan Roese #include <miiphy.h>
941e705acSStefan Roese #include <netdev.h>
10dd580801SStefan Roese #include <asm/io.h>
11dd580801SStefan Roese #include <asm/arch/cpu.h>
12dd580801SStefan Roese #include <asm/arch/soc.h>
13dd580801SStefan Roese
14dd580801SStefan Roese DECLARE_GLOBAL_DATA_PTR;
15dd580801SStefan Roese
16dd580801SStefan Roese #define ETH_PHY_CTRL_REG 0
17dd580801SStefan Roese #define ETH_PHY_CTRL_POWER_DOWN_BIT 11
18dd580801SStefan Roese #define ETH_PHY_CTRL_POWER_DOWN_MASK (1 << ETH_PHY_CTRL_POWER_DOWN_BIT)
19dd580801SStefan Roese
20dd580801SStefan Roese /*
21dd580801SStefan Roese * Those values and defines are taken from the Marvell U-Boot version
22dd580801SStefan Roese * "u-boot-2011.12-2014_T1.0" for the board rd78460gp aka
23dd580801SStefan Roese * "RD-AXP-GP rev 1.0".
24dd580801SStefan Roese *
25dd580801SStefan Roese * GPPs
26dd580801SStefan Roese * MPP# NAME IN/OUT
27dd580801SStefan Roese * ----------------------------------------------
28dd580801SStefan Roese * 21 SW_Reset_ OUT
29dd580801SStefan Roese * 25 Phy_Int# IN
30dd580801SStefan Roese * 28 SDI_WP IN
31dd580801SStefan Roese * 29 SDI_Status IN
32dd580801SStefan Roese * 54-61 On GPP Connector ?
33dd580801SStefan Roese * 62 Switch Interrupt IN
34dd580801SStefan Roese * 63-65 Reserved from SW Board ?
35dd580801SStefan Roese * 66 SW_BRD connected IN
36dd580801SStefan Roese */
37dd580801SStefan Roese #define RD_78460_GP_GPP_OUT_ENA_LOW (~(BIT(21) | BIT(20)))
38dd580801SStefan Roese #define RD_78460_GP_GPP_OUT_ENA_MID (~(BIT(26) | BIT(27)))
39dd580801SStefan Roese #define RD_78460_GP_GPP_OUT_ENA_HIGH (~(0x0))
40dd580801SStefan Roese
41dd580801SStefan Roese #define RD_78460_GP_GPP_OUT_VAL_LOW (BIT(21) | BIT(20))
42dd580801SStefan Roese #define RD_78460_GP_GPP_OUT_VAL_MID (BIT(26) | BIT(27))
43dd580801SStefan Roese #define RD_78460_GP_GPP_OUT_VAL_HIGH 0x0
44dd580801SStefan Roese
board_early_init_f(void)45dd580801SStefan Roese int board_early_init_f(void)
46dd580801SStefan Roese {
47dd580801SStefan Roese /* Configure MPP */
48dd580801SStefan Roese writel(0x00000000, MVEBU_MPP_BASE + 0x00);
49dd580801SStefan Roese writel(0x00000000, MVEBU_MPP_BASE + 0x04);
50dd580801SStefan Roese writel(0x33000000, MVEBU_MPP_BASE + 0x08);
51dd580801SStefan Roese writel(0x11000000, MVEBU_MPP_BASE + 0x0c);
52dd580801SStefan Roese writel(0x11111111, MVEBU_MPP_BASE + 0x10);
53dd580801SStefan Roese writel(0x00221100, MVEBU_MPP_BASE + 0x14);
54dd580801SStefan Roese writel(0x00000003, MVEBU_MPP_BASE + 0x18);
55dd580801SStefan Roese writel(0x00000000, MVEBU_MPP_BASE + 0x1c);
56dd580801SStefan Roese writel(0x00000000, MVEBU_MPP_BASE + 0x20);
57dd580801SStefan Roese
58dd580801SStefan Roese /* Configure GPIO */
59dd580801SStefan Roese writel(RD_78460_GP_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
60dd580801SStefan Roese writel(RD_78460_GP_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
61dd580801SStefan Roese writel(RD_78460_GP_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
62dd580801SStefan Roese writel(RD_78460_GP_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
63dd580801SStefan Roese writel(RD_78460_GP_GPP_OUT_VAL_HIGH, MVEBU_GPIO2_BASE + 0x00);
64dd580801SStefan Roese writel(RD_78460_GP_GPP_OUT_ENA_HIGH, MVEBU_GPIO2_BASE + 0x04);
65dd580801SStefan Roese
66dd580801SStefan Roese return 0;
67dd580801SStefan Roese }
68dd580801SStefan Roese
board_init(void)69dd580801SStefan Roese int board_init(void)
70dd580801SStefan Roese {
71dd580801SStefan Roese /* adress of boot parameters */
72dd580801SStefan Roese gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
73dd580801SStefan Roese
74dd580801SStefan Roese return 0;
75dd580801SStefan Roese }
76dd580801SStefan Roese
checkboard(void)77dd580801SStefan Roese int checkboard(void)
78dd580801SStefan Roese {
79dd580801SStefan Roese puts("Board: Marvell DB-MV784MP-GP\n");
80dd580801SStefan Roese
81dd580801SStefan Roese return 0;
82dd580801SStefan Roese }
83dd580801SStefan Roese
board_eth_init(bd_t * bis)8441e705acSStefan Roese int board_eth_init(bd_t *bis)
8541e705acSStefan Roese {
8641e705acSStefan Roese cpu_eth_init(bis); /* Built in controller(s) come first */
8741e705acSStefan Roese return pci_eth_init(bis);
8841e705acSStefan Roese }
8941e705acSStefan Roese
board_phy_config(struct phy_device * phydev)90*e3b9c98aSStefan Roese int board_phy_config(struct phy_device *phydev)
91dd580801SStefan Roese {
92dd580801SStefan Roese u16 reg;
93dd580801SStefan Roese
94dd580801SStefan Roese /* Enable QSGMII AN */
95dd580801SStefan Roese /* Set page to 4 */
96*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, 0x16, 4);
97dd580801SStefan Roese /* Enable AN */
98*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, 0x0, 0x1140);
99dd580801SStefan Roese /* Set page to 0 */
100*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, 0x16, 0);
101dd580801SStefan Roese
102dd580801SStefan Roese /* Phy C_ANEG */
103*e3b9c98aSStefan Roese reg = phy_read(phydev, MDIO_DEVAD_NONE, 0x4);
104dd580801SStefan Roese reg |= 0x1E0;
105*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, 0x4, reg);
106dd580801SStefan Roese
107dd580801SStefan Roese /* Soft-Reset */
108*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x0000);
109*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, 0, 0x9140);
110dd580801SStefan Roese
111dd580801SStefan Roese /* Power up the phy */
112*e3b9c98aSStefan Roese reg = phy_read(phydev, MDIO_DEVAD_NONE, ETH_PHY_CTRL_REG);
113dd580801SStefan Roese reg &= ~(ETH_PHY_CTRL_POWER_DOWN_MASK);
114*e3b9c98aSStefan Roese phy_write(phydev, MDIO_DEVAD_NONE, ETH_PHY_CTRL_REG, reg);
115dd580801SStefan Roese
116*e3b9c98aSStefan Roese printf("88E1545 Initialized\n");
117*e3b9c98aSStefan Roese return 0;
118dd580801SStefan Roese }
119