1*deb53483SStefano Babic /* 2*deb53483SStefano Babic * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de> 3*deb53483SStefano Babic * 4*deb53483SStefano Babic * (C) Copyright 2008-2010 Freescale Semiconductor, Inc. 5*deb53483SStefano Babic * 6*deb53483SStefano Babic * Copyright (C) 2011, Stefano Babic <sbabic@denx.de> 7*deb53483SStefano Babic * 8*deb53483SStefano Babic * See file CREDITS for list of people who contributed to this 9*deb53483SStefano Babic * project. 10*deb53483SStefano Babic * 11*deb53483SStefano Babic * This program is free software; you can redistribute it and/or 12*deb53483SStefano Babic * modify it under the terms of the GNU General Public License as 13*deb53483SStefano Babic * published by the Free Software Foundation; either version 2 of 14*deb53483SStefano Babic * the License, or (at your option) any later version. 15*deb53483SStefano Babic * 16*deb53483SStefano Babic * This program is distributed in the hope that it will be useful, 17*deb53483SStefano Babic * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*deb53483SStefano Babic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*deb53483SStefano Babic * GNU General Public License for more details. 20*deb53483SStefano Babic * 21*deb53483SStefano Babic * You should have received a copy of the GNU General Public License 22*deb53483SStefano Babic * along with this program; if not, write to the Free Software 23*deb53483SStefano Babic * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 24*deb53483SStefano Babic * MA 02111-1307 USA 25*deb53483SStefano Babic */ 26*deb53483SStefano Babic 27*deb53483SStefano Babic #include <common.h> 28*deb53483SStefano Babic #include <asm/io.h> 29*deb53483SStefano Babic #include <asm/errno.h> 30*deb53483SStefano Babic #include <asm/arch/imx-regs.h> 31*deb53483SStefano Babic #include <asm/arch/crm_regs.h> 32*deb53483SStefano Babic #include <asm/arch/mx35_pins.h> 33*deb53483SStefano Babic #include <asm/arch/iomux.h> 34*deb53483SStefano Babic #include <i2c.h> 35*deb53483SStefano Babic #include <linux/types.h> 36*deb53483SStefano Babic #include <asm/gpio.h> 37*deb53483SStefano Babic #include <asm/arch/sys_proto.h> 38*deb53483SStefano Babic #include <netdev.h> 39*deb53483SStefano Babic 40*deb53483SStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F 41*deb53483SStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board" 42*deb53483SStefano Babic #endif 43*deb53483SStefano Babic 44*deb53483SStefano Babic #define CCM_CCMR_CONFIG 0x003F4208 45*deb53483SStefano Babic 46*deb53483SStefano Babic #define ESDCTL_DDR2_CONFIG 0x007FFC3F 47*deb53483SStefano Babic #define ESDCTL_0x92220000 0x92220000 48*deb53483SStefano Babic #define ESDCTL_0xA2220000 0xA2220000 49*deb53483SStefano Babic #define ESDCTL_0xB2220000 0xB2220000 50*deb53483SStefano Babic #define ESDCTL_0x82228080 0x82228080 51*deb53483SStefano Babic #define ESDCTL_DDR2_EMR2 0x04000000 52*deb53483SStefano Babic #define ESDCTL_DDR2_EMR3 0x06000000 53*deb53483SStefano Babic #define ESDCTL_PRECHARGE 0x00000400 54*deb53483SStefano Babic #define ESDCTL_DDR2_EN_DLL 0x02000400 55*deb53483SStefano Babic #define ESDCTL_DDR2_RESET_DLL 0x00000333 56*deb53483SStefano Babic #define ESDCTL_DDR2_MR 0x00000233 57*deb53483SStefano Babic #define ESDCTL_DDR2_OCD_DEFAULT 0x02000780 58*deb53483SStefano Babic #define ESDCTL_DELAY_LINE5 0x00F49F00 59*deb53483SStefano Babic 60*deb53483SStefano Babic static inline void dram_wait(unsigned int count) 61*deb53483SStefano Babic { 62*deb53483SStefano Babic volatile unsigned int wait = count; 63*deb53483SStefano Babic 64*deb53483SStefano Babic while (wait--) 65*deb53483SStefano Babic ; 66*deb53483SStefano Babic } 67*deb53483SStefano Babic 68*deb53483SStefano Babic DECLARE_GLOBAL_DATA_PTR; 69*deb53483SStefano Babic 70*deb53483SStefano Babic int dram_init(void) 71*deb53483SStefano Babic { 72*deb53483SStefano Babic gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, 73*deb53483SStefano Babic PHYS_SDRAM_1_SIZE); 74*deb53483SStefano Babic 75*deb53483SStefano Babic return 0; 76*deb53483SStefano Babic } 77*deb53483SStefano Babic 78*deb53483SStefano Babic static void board_setup_sdram_bank(u32 start_address) 79*deb53483SStefano Babic 80*deb53483SStefano Babic { 81*deb53483SStefano Babic struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR; 82*deb53483SStefano Babic u32 *cfg_reg, *ctl_reg; 83*deb53483SStefano Babic u32 val; 84*deb53483SStefano Babic 85*deb53483SStefano Babic switch (start_address) { 86*deb53483SStefano Babic case CSD0_BASE_ADDR: 87*deb53483SStefano Babic cfg_reg = &esdc->esdcfg0; 88*deb53483SStefano Babic ctl_reg = &esdc->esdctl0; 89*deb53483SStefano Babic break; 90*deb53483SStefano Babic case CSD1_BASE_ADDR: 91*deb53483SStefano Babic cfg_reg = &esdc->esdcfg1; 92*deb53483SStefano Babic ctl_reg = &esdc->esdctl1; 93*deb53483SStefano Babic break; 94*deb53483SStefano Babic default: 95*deb53483SStefano Babic return; 96*deb53483SStefano Babic } 97*deb53483SStefano Babic 98*deb53483SStefano Babic /* Initialize MISC register for DDR2 */ 99*deb53483SStefano Babic val = ESDC_MISC_RST | ESDC_MISC_MDDR_EN | ESDC_MISC_MDDR_DL_RST | 100*deb53483SStefano Babic ESDC_MISC_DDR_EN | ESDC_MISC_DDR2_EN; 101*deb53483SStefano Babic writel(val, &esdc->esdmisc); 102*deb53483SStefano Babic val &= ~(ESDC_MISC_RST | ESDC_MISC_MDDR_DL_RST); 103*deb53483SStefano Babic writel(val, &esdc->esdmisc); 104*deb53483SStefano Babic 105*deb53483SStefano Babic /* 106*deb53483SStefano Babic * according to DDR2 specs, wait a while before 107*deb53483SStefano Babic * the PRECHARGE_ALL command 108*deb53483SStefano Babic */ 109*deb53483SStefano Babic dram_wait(0x20000); 110*deb53483SStefano Babic 111*deb53483SStefano Babic /* Load DDR2 config and timing */ 112*deb53483SStefano Babic writel(ESDCTL_DDR2_CONFIG, cfg_reg); 113*deb53483SStefano Babic 114*deb53483SStefano Babic /* Precharge ALL */ 115*deb53483SStefano Babic writel(ESDCTL_0x92220000, 116*deb53483SStefano Babic ctl_reg); 117*deb53483SStefano Babic writel(0xda, start_address + ESDCTL_PRECHARGE); 118*deb53483SStefano Babic 119*deb53483SStefano Babic /* Load mode */ 120*deb53483SStefano Babic writel(ESDCTL_0xB2220000, 121*deb53483SStefano Babic ctl_reg); 122*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_EMR2); /* EMRS2 */ 123*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_EMR3); /* EMRS3 */ 124*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_EN_DLL); /* Enable DLL */ 125*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_RESET_DLL); /* Reset DLL */ 126*deb53483SStefano Babic 127*deb53483SStefano Babic /* Precharge ALL */ 128*deb53483SStefano Babic writel(ESDCTL_0x92220000, 129*deb53483SStefano Babic ctl_reg); 130*deb53483SStefano Babic writel(0xda, start_address + ESDCTL_PRECHARGE); 131*deb53483SStefano Babic 132*deb53483SStefano Babic /* Set mode auto refresh : at least two refresh are required */ 133*deb53483SStefano Babic writel(ESDCTL_0xA2220000, 134*deb53483SStefano Babic ctl_reg); 135*deb53483SStefano Babic writel(0xda, start_address); 136*deb53483SStefano Babic writel(0xda, start_address); 137*deb53483SStefano Babic 138*deb53483SStefano Babic writel(ESDCTL_0xB2220000, 139*deb53483SStefano Babic ctl_reg); 140*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_MR); 141*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_OCD_DEFAULT); 142*deb53483SStefano Babic 143*deb53483SStefano Babic /* OCD mode exit */ 144*deb53483SStefano Babic writeb(0xda, start_address + ESDCTL_DDR2_EN_DLL); /* Enable DLL */ 145*deb53483SStefano Babic 146*deb53483SStefano Babic /* Set normal mode */ 147*deb53483SStefano Babic writel(ESDCTL_0x82228080, 148*deb53483SStefano Babic ctl_reg); 149*deb53483SStefano Babic 150*deb53483SStefano Babic dram_wait(0x20000); 151*deb53483SStefano Babic 152*deb53483SStefano Babic /* Do not set delay lines, only for MDDR */ 153*deb53483SStefano Babic } 154*deb53483SStefano Babic 155*deb53483SStefano Babic static void board_setup_sdram(void) 156*deb53483SStefano Babic { 157*deb53483SStefano Babic struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR; 158*deb53483SStefano Babic 159*deb53483SStefano Babic /* Initialize with default values both CSD0/1 */ 160*deb53483SStefano Babic writel(0x2000, &esdc->esdctl0); 161*deb53483SStefano Babic writel(0x2000, &esdc->esdctl1); 162*deb53483SStefano Babic 163*deb53483SStefano Babic board_setup_sdram_bank(CSD1_BASE_ADDR); 164*deb53483SStefano Babic } 165*deb53483SStefano Babic 166*deb53483SStefano Babic static void setup_iomux_uart3(void) 167*deb53483SStefano Babic { 168*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_RTS2_UART3_RXD_MUX, MUX_CONFIG_ALT7); 169*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_CTS2_UART3_TXD_MUX, MUX_CONFIG_ALT7); 170*deb53483SStefano Babic } 171*deb53483SStefano Babic 172*deb53483SStefano Babic static void setup_iomux_i2c(void) 173*deb53483SStefano Babic { 174*deb53483SStefano Babic int pad; 175*deb53483SStefano Babic 176*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_I2C1_CLK, MUX_CONFIG_SION); 177*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_I2C1_DAT, MUX_CONFIG_SION); 178*deb53483SStefano Babic 179*deb53483SStefano Babic pad = (PAD_CTL_HYS_SCHMITZ | PAD_CTL_PKE_ENABLE \ 180*deb53483SStefano Babic | PAD_CTL_PUE_PUD | PAD_CTL_ODE_OpenDrain); 181*deb53483SStefano Babic 182*deb53483SStefano Babic mxc_iomux_set_pad(MX35_PIN_I2C1_CLK, pad); 183*deb53483SStefano Babic mxc_iomux_set_pad(MX35_PIN_I2C1_DAT, pad); 184*deb53483SStefano Babic 185*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_TX3_RX2, MUX_CONFIG_ALT1); 186*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_TX2_RX3, MUX_CONFIG_ALT1); 187*deb53483SStefano Babic 188*deb53483SStefano Babic mxc_iomux_set_pad(MX35_PIN_TX3_RX2, pad); 189*deb53483SStefano Babic mxc_iomux_set_pad(MX35_PIN_TX2_RX3, pad); 190*deb53483SStefano Babic } 191*deb53483SStefano Babic 192*deb53483SStefano Babic 193*deb53483SStefano Babic static void setup_iomux_spi(void) 194*deb53483SStefano Babic { 195*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_MOSI, MUX_CONFIG_SION); 196*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_MISO, MUX_CONFIG_SION); 197*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_SS0, MUX_CONFIG_SION); 198*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_SS1, MUX_CONFIG_SION); 199*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_SCLK, MUX_CONFIG_SION); 200*deb53483SStefano Babic } 201*deb53483SStefano Babic 202*deb53483SStefano Babic static void setup_iomux_fec(void) 203*deb53483SStefano Babic { 204*deb53483SStefano Babic /* setup pins for FEC */ 205*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TX_CLK, MUX_CONFIG_FUNC); 206*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RX_CLK, MUX_CONFIG_FUNC); 207*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RX_DV, MUX_CONFIG_FUNC); 208*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_COL, MUX_CONFIG_FUNC); 209*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA0, MUX_CONFIG_FUNC); 210*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA0, MUX_CONFIG_FUNC); 211*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TX_EN, MUX_CONFIG_FUNC); 212*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_MDC, MUX_CONFIG_FUNC); 213*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_MDIO, MUX_CONFIG_FUNC); 214*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TX_ERR, MUX_CONFIG_FUNC); 215*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RX_ERR, MUX_CONFIG_FUNC); 216*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_CRS, MUX_CONFIG_FUNC); 217*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA1, MUX_CONFIG_FUNC); 218*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA1, MUX_CONFIG_FUNC); 219*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA2, MUX_CONFIG_FUNC); 220*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA2, MUX_CONFIG_FUNC); 221*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA3, MUX_CONFIG_FUNC); 222*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA3, MUX_CONFIG_FUNC); 223*deb53483SStefano Babic 224*deb53483SStefano Babic } 225*deb53483SStefano Babic 226*deb53483SStefano Babic int board_early_init_f(void) 227*deb53483SStefano Babic { 228*deb53483SStefano Babic struct ccm_regs *ccm = 229*deb53483SStefano Babic (struct ccm_regs *)IMX_CCM_BASE; 230*deb53483SStefano Babic 231*deb53483SStefano Babic /* setup GPIO3_1 to set HighVCore signal */ 232*deb53483SStefano Babic mxc_request_iomux(MX35_PIN_ATA_DATA1, MUX_CONFIG_ALT5); 233*deb53483SStefano Babic gpio_direction_output(65, 1); 234*deb53483SStefano Babic 235*deb53483SStefano Babic /* initialize PLL and clock configuration */ 236*deb53483SStefano Babic writel(CCM_CCMR_CONFIG, &ccm->ccmr); 237*deb53483SStefano Babic 238*deb53483SStefano Babic writel(CCM_MPLL_532_HZ, &ccm->mpctl); 239*deb53483SStefano Babic writel(CCM_PPLL_300_HZ, &ccm->ppctl); 240*deb53483SStefano Babic 241*deb53483SStefano Babic /* Set the core to run at 532 Mhz */ 242*deb53483SStefano Babic writel(0x00001000, &ccm->pdr0); 243*deb53483SStefano Babic 244*deb53483SStefano Babic /* Set-up RAM */ 245*deb53483SStefano Babic board_setup_sdram(); 246*deb53483SStefano Babic 247*deb53483SStefano Babic /* enable clocks */ 248*deb53483SStefano Babic writel(readl(&ccm->cgr0) | 249*deb53483SStefano Babic MXC_CCM_CGR0_EMI_MASK | 250*deb53483SStefano Babic MXC_CCM_CGR0_EDI0_MASK | 251*deb53483SStefano Babic MXC_CCM_CGR0_EPIT1_MASK, 252*deb53483SStefano Babic &ccm->cgr0); 253*deb53483SStefano Babic 254*deb53483SStefano Babic writel(readl(&ccm->cgr1) | 255*deb53483SStefano Babic MXC_CCM_CGR1_FEC_MASK | 256*deb53483SStefano Babic MXC_CCM_CGR1_GPIO1_MASK | 257*deb53483SStefano Babic MXC_CCM_CGR1_GPIO2_MASK | 258*deb53483SStefano Babic MXC_CCM_CGR1_GPIO3_MASK | 259*deb53483SStefano Babic MXC_CCM_CGR1_I2C1_MASK | 260*deb53483SStefano Babic MXC_CCM_CGR1_I2C2_MASK | 261*deb53483SStefano Babic MXC_CCM_CGR1_I2C3_MASK, 262*deb53483SStefano Babic &ccm->cgr1); 263*deb53483SStefano Babic 264*deb53483SStefano Babic /* Set-up NAND */ 265*deb53483SStefano Babic __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr); 266*deb53483SStefano Babic 267*deb53483SStefano Babic /* Set pinmux for the required peripherals */ 268*deb53483SStefano Babic setup_iomux_uart3(); 269*deb53483SStefano Babic setup_iomux_i2c(); 270*deb53483SStefano Babic setup_iomux_fec(); 271*deb53483SStefano Babic setup_iomux_spi(); 272*deb53483SStefano Babic 273*deb53483SStefano Babic return 0; 274*deb53483SStefano Babic } 275*deb53483SStefano Babic 276*deb53483SStefano Babic int board_init(void) 277*deb53483SStefano Babic { 278*deb53483SStefano Babic /* address of boot parameters */ 279*deb53483SStefano Babic gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; 280*deb53483SStefano Babic 281*deb53483SStefano Babic return 0; 282*deb53483SStefano Babic } 283*deb53483SStefano Babic 284*deb53483SStefano Babic u32 get_board_rev(void) 285*deb53483SStefano Babic { 286*deb53483SStefano Babic int rev = 0; 287*deb53483SStefano Babic 288*deb53483SStefano Babic return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8; 289*deb53483SStefano Babic } 290