xref: /rk3399_rockchip-uboot/board/CarMediaLab/flea3/flea3.c (revision 34a31bf52b83fd689c414f54eab2f263b5f5383d)
1deb53483SStefano Babic /*
2deb53483SStefano Babic  * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3deb53483SStefano Babic  *
4deb53483SStefano Babic  * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5deb53483SStefano Babic  *
6deb53483SStefano Babic  * Copyright (C) 2011, Stefano Babic <sbabic@denx.de>
7deb53483SStefano Babic  *
8deb53483SStefano Babic  * See file CREDITS for list of people who contributed to this
9deb53483SStefano Babic  * project.
10deb53483SStefano Babic  *
11deb53483SStefano Babic  * This program is free software; you can redistribute it and/or
12deb53483SStefano Babic  * modify it under the terms of the GNU General Public License as
13deb53483SStefano Babic  * published by the Free Software Foundation; either version 2 of
14deb53483SStefano Babic  * the License, or (at your option) any later version.
15deb53483SStefano Babic  *
16deb53483SStefano Babic  * This program is distributed in the hope that it will be useful,
17deb53483SStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18deb53483SStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19deb53483SStefano Babic  * GNU General Public License for more details.
20deb53483SStefano Babic  *
21deb53483SStefano Babic  * You should have received a copy of the GNU General Public License
22deb53483SStefano Babic  * along with this program; if not, write to the Free Software
23deb53483SStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24deb53483SStefano Babic  * MA 02111-1307 USA
25deb53483SStefano Babic  */
26deb53483SStefano Babic 
27deb53483SStefano Babic #include <common.h>
28deb53483SStefano Babic #include <asm/io.h>
29deb53483SStefano Babic #include <asm/errno.h>
30deb53483SStefano Babic #include <asm/arch/imx-regs.h>
31deb53483SStefano Babic #include <asm/arch/crm_regs.h>
32deb53483SStefano Babic #include <asm/arch/mx35_pins.h>
33deb53483SStefano Babic #include <asm/arch/iomux.h>
34deb53483SStefano Babic #include <i2c.h>
35deb53483SStefano Babic #include <linux/types.h>
36deb53483SStefano Babic #include <asm/gpio.h>
37deb53483SStefano Babic #include <asm/arch/sys_proto.h>
38deb53483SStefano Babic #include <netdev.h>
39deb53483SStefano Babic 
40deb53483SStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F
41deb53483SStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
42deb53483SStefano Babic #endif
43deb53483SStefano Babic 
44deb53483SStefano Babic #define CCM_CCMR_CONFIG		0x003F4208
45deb53483SStefano Babic 
46deb53483SStefano Babic #define ESDCTL_DDR2_CONFIG	0x007FFC3F
47deb53483SStefano Babic #define ESDCTL_0x92220000	0x92220000
48deb53483SStefano Babic #define ESDCTL_0xA2220000	0xA2220000
49deb53483SStefano Babic #define ESDCTL_0xB2220000	0xB2220000
50deb53483SStefano Babic #define ESDCTL_0x82228080	0x82228080
51deb53483SStefano Babic #define ESDCTL_DDR2_EMR2	0x04000000
52deb53483SStefano Babic #define ESDCTL_DDR2_EMR3	0x06000000
53deb53483SStefano Babic #define ESDCTL_PRECHARGE	0x00000400
54deb53483SStefano Babic #define ESDCTL_DDR2_EN_DLL	0x02000400
55deb53483SStefano Babic #define ESDCTL_DDR2_RESET_DLL	0x00000333
56deb53483SStefano Babic #define ESDCTL_DDR2_MR		0x00000233
57deb53483SStefano Babic #define ESDCTL_DDR2_OCD_DEFAULT 0x02000780
58deb53483SStefano Babic #define ESDCTL_DELAY_LINE5	0x00F49F00
59deb53483SStefano Babic 
60deb53483SStefano Babic static inline void dram_wait(unsigned int count)
61deb53483SStefano Babic {
62deb53483SStefano Babic 	volatile unsigned int wait = count;
63deb53483SStefano Babic 
64deb53483SStefano Babic 	while (wait--)
65deb53483SStefano Babic 		;
66deb53483SStefano Babic }
67deb53483SStefano Babic 
68deb53483SStefano Babic DECLARE_GLOBAL_DATA_PTR;
69deb53483SStefano Babic 
70deb53483SStefano Babic int dram_init(void)
71deb53483SStefano Babic {
72deb53483SStefano Babic 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
73deb53483SStefano Babic 		PHYS_SDRAM_1_SIZE);
74deb53483SStefano Babic 
75deb53483SStefano Babic 	return 0;
76deb53483SStefano Babic }
77deb53483SStefano Babic 
78deb53483SStefano Babic static void board_setup_sdram_bank(u32 start_address)
79deb53483SStefano Babic 
80deb53483SStefano Babic {
81deb53483SStefano Babic 	struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
82deb53483SStefano Babic 	u32 *cfg_reg, *ctl_reg;
83deb53483SStefano Babic 	u32 val;
84deb53483SStefano Babic 
85deb53483SStefano Babic 	switch (start_address) {
86deb53483SStefano Babic 	case CSD0_BASE_ADDR:
87deb53483SStefano Babic 		cfg_reg = &esdc->esdcfg0;
88deb53483SStefano Babic 		ctl_reg = &esdc->esdctl0;
89deb53483SStefano Babic 		break;
90deb53483SStefano Babic 	case CSD1_BASE_ADDR:
91deb53483SStefano Babic 		cfg_reg = &esdc->esdcfg1;
92deb53483SStefano Babic 		ctl_reg = &esdc->esdctl1;
93deb53483SStefano Babic 		break;
94deb53483SStefano Babic 	default:
95deb53483SStefano Babic 		return;
96deb53483SStefano Babic 	}
97deb53483SStefano Babic 
98deb53483SStefano Babic 	/* Initialize MISC register for DDR2 */
99deb53483SStefano Babic 	val = ESDC_MISC_RST | ESDC_MISC_MDDR_EN | ESDC_MISC_MDDR_DL_RST |
100deb53483SStefano Babic 		ESDC_MISC_DDR_EN | ESDC_MISC_DDR2_EN;
101deb53483SStefano Babic 	writel(val, &esdc->esdmisc);
102deb53483SStefano Babic 	val &= ~(ESDC_MISC_RST | ESDC_MISC_MDDR_DL_RST);
103deb53483SStefano Babic 	writel(val, &esdc->esdmisc);
104deb53483SStefano Babic 
105deb53483SStefano Babic 	/*
106deb53483SStefano Babic 	 * according to DDR2 specs, wait a while before
107deb53483SStefano Babic 	 * the PRECHARGE_ALL command
108deb53483SStefano Babic 	 */
109deb53483SStefano Babic 	dram_wait(0x20000);
110deb53483SStefano Babic 
111deb53483SStefano Babic 	/* Load DDR2 config and timing */
112deb53483SStefano Babic 	writel(ESDCTL_DDR2_CONFIG, cfg_reg);
113deb53483SStefano Babic 
114deb53483SStefano Babic 	/* Precharge ALL */
115deb53483SStefano Babic 	writel(ESDCTL_0x92220000,
116deb53483SStefano Babic 		ctl_reg);
117deb53483SStefano Babic 	writel(0xda, start_address + ESDCTL_PRECHARGE);
118deb53483SStefano Babic 
119deb53483SStefano Babic 	/* Load mode */
120deb53483SStefano Babic 	writel(ESDCTL_0xB2220000,
121deb53483SStefano Babic 		ctl_reg);
122deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EMR2); /* EMRS2 */
123deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EMR3); /* EMRS3 */
124deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EN_DLL); /* Enable DLL */
125deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_RESET_DLL); /* Reset DLL */
126deb53483SStefano Babic 
127deb53483SStefano Babic 	/* Precharge ALL */
128deb53483SStefano Babic 	writel(ESDCTL_0x92220000,
129deb53483SStefano Babic 		ctl_reg);
130deb53483SStefano Babic 	writel(0xda, start_address + ESDCTL_PRECHARGE);
131deb53483SStefano Babic 
132deb53483SStefano Babic 	/* Set mode auto refresh : at least two refresh are required */
133deb53483SStefano Babic 	writel(ESDCTL_0xA2220000,
134deb53483SStefano Babic 		ctl_reg);
135deb53483SStefano Babic 	writel(0xda, start_address);
136deb53483SStefano Babic 	writel(0xda, start_address);
137deb53483SStefano Babic 
138deb53483SStefano Babic 	writel(ESDCTL_0xB2220000,
139deb53483SStefano Babic 		ctl_reg);
140deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_MR);
141deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_OCD_DEFAULT);
142deb53483SStefano Babic 
143deb53483SStefano Babic 	/* OCD mode exit */
144deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EN_DLL); /* Enable DLL */
145deb53483SStefano Babic 
146deb53483SStefano Babic 	/* Set normal mode */
147deb53483SStefano Babic 	writel(ESDCTL_0x82228080,
148deb53483SStefano Babic 		ctl_reg);
149deb53483SStefano Babic 
150deb53483SStefano Babic 	dram_wait(0x20000);
151deb53483SStefano Babic 
152deb53483SStefano Babic 	/* Do not set delay lines, only for MDDR */
153deb53483SStefano Babic }
154deb53483SStefano Babic 
155deb53483SStefano Babic static void board_setup_sdram(void)
156deb53483SStefano Babic {
157deb53483SStefano Babic 	struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
158deb53483SStefano Babic 
159deb53483SStefano Babic 	/* Initialize with default values both CSD0/1 */
160deb53483SStefano Babic 	writel(0x2000, &esdc->esdctl0);
161deb53483SStefano Babic 	writel(0x2000, &esdc->esdctl1);
162deb53483SStefano Babic 
163fda241d5SStefano Babic 	board_setup_sdram_bank(CSD0_BASE_ADDR);
164deb53483SStefano Babic }
165deb53483SStefano Babic 
166deb53483SStefano Babic static void setup_iomux_uart3(void)
167deb53483SStefano Babic {
168deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_RTS2_UART3_RXD_MUX, MUX_CONFIG_ALT7);
169deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_CTS2_UART3_TXD_MUX, MUX_CONFIG_ALT7);
170deb53483SStefano Babic }
171deb53483SStefano Babic 
172deb53483SStefano Babic static void setup_iomux_i2c(void)
173deb53483SStefano Babic {
174deb53483SStefano Babic 	int pad;
175deb53483SStefano Babic 
176deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_I2C1_CLK, MUX_CONFIG_SION);
177deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_I2C1_DAT, MUX_CONFIG_SION);
178deb53483SStefano Babic 
179deb53483SStefano Babic 	pad = (PAD_CTL_HYS_SCHMITZ | PAD_CTL_PKE_ENABLE \
180deb53483SStefano Babic 			| PAD_CTL_PUE_PUD | PAD_CTL_ODE_OpenDrain);
181deb53483SStefano Babic 
182deb53483SStefano Babic 	mxc_iomux_set_pad(MX35_PIN_I2C1_CLK, pad);
183deb53483SStefano Babic 	mxc_iomux_set_pad(MX35_PIN_I2C1_DAT, pad);
184deb53483SStefano Babic 
185deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_TX3_RX2, MUX_CONFIG_ALT1);
186deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_TX2_RX3, MUX_CONFIG_ALT1);
187deb53483SStefano Babic 
188deb53483SStefano Babic 	mxc_iomux_set_pad(MX35_PIN_TX3_RX2, pad);
189deb53483SStefano Babic 	mxc_iomux_set_pad(MX35_PIN_TX2_RX3, pad);
190deb53483SStefano Babic }
191deb53483SStefano Babic 
192deb53483SStefano Babic 
193deb53483SStefano Babic static void setup_iomux_spi(void)
194deb53483SStefano Babic {
195deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_MOSI, MUX_CONFIG_SION);
196deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_MISO, MUX_CONFIG_SION);
197deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_SS0, MUX_CONFIG_SION);
198deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_SS1, MUX_CONFIG_SION);
199deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_SCLK, MUX_CONFIG_SION);
200deb53483SStefano Babic }
201deb53483SStefano Babic 
202deb53483SStefano Babic static void setup_iomux_fec(void)
203deb53483SStefano Babic {
204deb53483SStefano Babic 	/* setup pins for FEC */
205deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TX_CLK, MUX_CONFIG_FUNC);
206deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RX_CLK, MUX_CONFIG_FUNC);
207deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RX_DV, MUX_CONFIG_FUNC);
208deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_COL, MUX_CONFIG_FUNC);
209deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA0, MUX_CONFIG_FUNC);
210deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA0, MUX_CONFIG_FUNC);
211deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TX_EN, MUX_CONFIG_FUNC);
212deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_MDC, MUX_CONFIG_FUNC);
213deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_MDIO, MUX_CONFIG_FUNC);
214deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TX_ERR, MUX_CONFIG_FUNC);
215deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RX_ERR, MUX_CONFIG_FUNC);
216deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_CRS, MUX_CONFIG_FUNC);
217deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA1, MUX_CONFIG_FUNC);
218deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA1, MUX_CONFIG_FUNC);
219deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA2, MUX_CONFIG_FUNC);
220deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA2, MUX_CONFIG_FUNC);
221deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA3, MUX_CONFIG_FUNC);
222deb53483SStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA3, MUX_CONFIG_FUNC);
223deb53483SStefano Babic 
224deb53483SStefano Babic }
225deb53483SStefano Babic 
226deb53483SStefano Babic int board_early_init_f(void)
227deb53483SStefano Babic {
228deb53483SStefano Babic 	struct ccm_regs *ccm =
229deb53483SStefano Babic 		(struct ccm_regs *)IMX_CCM_BASE;
230deb53483SStefano Babic 
231deb53483SStefano Babic 	/* setup GPIO3_1 to set HighVCore signal */
232fda241d5SStefano Babic 	mxc_request_iomux(MX35_PIN_ATA_DA1, MUX_CONFIG_ALT5);
233deb53483SStefano Babic 	gpio_direction_output(65, 1);
234deb53483SStefano Babic 
235deb53483SStefano Babic 	/* initialize PLL and clock configuration */
236deb53483SStefano Babic 	writel(CCM_CCMR_CONFIG, &ccm->ccmr);
237deb53483SStefano Babic 
238deb53483SStefano Babic 	writel(CCM_MPLL_532_HZ, &ccm->mpctl);
239deb53483SStefano Babic 	writel(CCM_PPLL_300_HZ, &ccm->ppctl);
240deb53483SStefano Babic 
241deb53483SStefano Babic 	/* Set the core to run at 532 Mhz */
242deb53483SStefano Babic 	writel(0x00001000, &ccm->pdr0);
243deb53483SStefano Babic 
244deb53483SStefano Babic 	/* Set-up RAM */
245deb53483SStefano Babic 	board_setup_sdram();
246deb53483SStefano Babic 
247deb53483SStefano Babic 	/* enable clocks */
248deb53483SStefano Babic 	writel(readl(&ccm->cgr0) |
249deb53483SStefano Babic 		MXC_CCM_CGR0_EMI_MASK |
250*34a31bf5SBenoît Thébaudeau 		MXC_CCM_CGR0_EDIO_MASK |
251deb53483SStefano Babic 		MXC_CCM_CGR0_EPIT1_MASK,
252deb53483SStefano Babic 		&ccm->cgr0);
253deb53483SStefano Babic 
254deb53483SStefano Babic 	writel(readl(&ccm->cgr1) |
255deb53483SStefano Babic 		MXC_CCM_CGR1_FEC_MASK |
256deb53483SStefano Babic 		MXC_CCM_CGR1_GPIO1_MASK |
257deb53483SStefano Babic 		MXC_CCM_CGR1_GPIO2_MASK |
258deb53483SStefano Babic 		MXC_CCM_CGR1_GPIO3_MASK |
259deb53483SStefano Babic 		MXC_CCM_CGR1_I2C1_MASK |
260deb53483SStefano Babic 		MXC_CCM_CGR1_I2C2_MASK |
261deb53483SStefano Babic 		MXC_CCM_CGR1_I2C3_MASK,
262deb53483SStefano Babic 		&ccm->cgr1);
263deb53483SStefano Babic 
264deb53483SStefano Babic 	/* Set-up NAND */
265deb53483SStefano Babic 	__raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
266deb53483SStefano Babic 
267deb53483SStefano Babic 	/* Set pinmux for the required peripherals */
268deb53483SStefano Babic 	setup_iomux_uart3();
269deb53483SStefano Babic 	setup_iomux_i2c();
270deb53483SStefano Babic 	setup_iomux_fec();
271deb53483SStefano Babic 	setup_iomux_spi();
272deb53483SStefano Babic 
273deb53483SStefano Babic 	return 0;
274deb53483SStefano Babic }
275deb53483SStefano Babic 
276deb53483SStefano Babic int board_init(void)
277deb53483SStefano Babic {
278deb53483SStefano Babic 	/* address of boot parameters */
279deb53483SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
280deb53483SStefano Babic 
281deb53483SStefano Babic 	return 0;
282deb53483SStefano Babic }
283deb53483SStefano Babic 
284deb53483SStefano Babic u32 get_board_rev(void)
285deb53483SStefano Babic {
286deb53483SStefano Babic 	int rev = 0;
287deb53483SStefano Babic 
288deb53483SStefano Babic 	return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
289deb53483SStefano Babic }
290