xref: /rk3399_rockchip-uboot/board/CarMediaLab/flea3/flea3.c (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
1deb53483SStefano Babic /*
2deb53483SStefano Babic  * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3deb53483SStefano Babic  *
4deb53483SStefano Babic  * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5deb53483SStefano Babic  *
6deb53483SStefano Babic  * Copyright (C) 2011, Stefano Babic <sbabic@denx.de>
7deb53483SStefano Babic  *
8*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
9deb53483SStefano Babic  */
10deb53483SStefano Babic 
11deb53483SStefano Babic #include <common.h>
12deb53483SStefano Babic #include <asm/io.h>
13deb53483SStefano Babic #include <asm/errno.h>
14deb53483SStefano Babic #include <asm/arch/imx-regs.h>
15deb53483SStefano Babic #include <asm/arch/crm_regs.h>
16686e1448SBenoît Thébaudeau #include <asm/arch/iomux-mx35.h>
17deb53483SStefano Babic #include <i2c.h>
18deb53483SStefano Babic #include <linux/types.h>
19deb53483SStefano Babic #include <asm/gpio.h>
20deb53483SStefano Babic #include <asm/arch/sys_proto.h>
21deb53483SStefano Babic #include <netdev.h>
22deb53483SStefano Babic 
23deb53483SStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F
24deb53483SStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
25deb53483SStefano Babic #endif
26deb53483SStefano Babic 
27deb53483SStefano Babic #define CCM_CCMR_CONFIG		0x003F4208
28deb53483SStefano Babic 
29deb53483SStefano Babic #define ESDCTL_DDR2_CONFIG	0x007FFC3F
30deb53483SStefano Babic #define ESDCTL_0x92220000	0x92220000
31deb53483SStefano Babic #define ESDCTL_0xA2220000	0xA2220000
32deb53483SStefano Babic #define ESDCTL_0xB2220000	0xB2220000
33deb53483SStefano Babic #define ESDCTL_0x82228080	0x82228080
34deb53483SStefano Babic #define ESDCTL_DDR2_EMR2	0x04000000
35deb53483SStefano Babic #define ESDCTL_DDR2_EMR3	0x06000000
36deb53483SStefano Babic #define ESDCTL_PRECHARGE	0x00000400
37deb53483SStefano Babic #define ESDCTL_DDR2_EN_DLL	0x02000400
38deb53483SStefano Babic #define ESDCTL_DDR2_RESET_DLL	0x00000333
39deb53483SStefano Babic #define ESDCTL_DDR2_MR		0x00000233
40deb53483SStefano Babic #define ESDCTL_DDR2_OCD_DEFAULT 0x02000780
41deb53483SStefano Babic #define ESDCTL_DELAY_LINE5	0x00F49F00
42deb53483SStefano Babic 
43deb53483SStefano Babic static inline void dram_wait(unsigned int count)
44deb53483SStefano Babic {
45deb53483SStefano Babic 	volatile unsigned int wait = count;
46deb53483SStefano Babic 
47deb53483SStefano Babic 	while (wait--)
48deb53483SStefano Babic 		;
49deb53483SStefano Babic }
50deb53483SStefano Babic 
51deb53483SStefano Babic DECLARE_GLOBAL_DATA_PTR;
52deb53483SStefano Babic 
53deb53483SStefano Babic int dram_init(void)
54deb53483SStefano Babic {
55deb53483SStefano Babic 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
56deb53483SStefano Babic 		PHYS_SDRAM_1_SIZE);
57deb53483SStefano Babic 
58deb53483SStefano Babic 	return 0;
59deb53483SStefano Babic }
60deb53483SStefano Babic 
61deb53483SStefano Babic static void board_setup_sdram_bank(u32 start_address)
62deb53483SStefano Babic 
63deb53483SStefano Babic {
64deb53483SStefano Babic 	struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
65deb53483SStefano Babic 	u32 *cfg_reg, *ctl_reg;
66deb53483SStefano Babic 	u32 val;
67deb53483SStefano Babic 
68deb53483SStefano Babic 	switch (start_address) {
69deb53483SStefano Babic 	case CSD0_BASE_ADDR:
70deb53483SStefano Babic 		cfg_reg = &esdc->esdcfg0;
71deb53483SStefano Babic 		ctl_reg = &esdc->esdctl0;
72deb53483SStefano Babic 		break;
73deb53483SStefano Babic 	case CSD1_BASE_ADDR:
74deb53483SStefano Babic 		cfg_reg = &esdc->esdcfg1;
75deb53483SStefano Babic 		ctl_reg = &esdc->esdctl1;
76deb53483SStefano Babic 		break;
77deb53483SStefano Babic 	default:
78deb53483SStefano Babic 		return;
79deb53483SStefano Babic 	}
80deb53483SStefano Babic 
81deb53483SStefano Babic 	/* Initialize MISC register for DDR2 */
82deb53483SStefano Babic 	val = ESDC_MISC_RST | ESDC_MISC_MDDR_EN | ESDC_MISC_MDDR_DL_RST |
83deb53483SStefano Babic 		ESDC_MISC_DDR_EN | ESDC_MISC_DDR2_EN;
84deb53483SStefano Babic 	writel(val, &esdc->esdmisc);
85deb53483SStefano Babic 	val &= ~(ESDC_MISC_RST | ESDC_MISC_MDDR_DL_RST);
86deb53483SStefano Babic 	writel(val, &esdc->esdmisc);
87deb53483SStefano Babic 
88deb53483SStefano Babic 	/*
89deb53483SStefano Babic 	 * according to DDR2 specs, wait a while before
90deb53483SStefano Babic 	 * the PRECHARGE_ALL command
91deb53483SStefano Babic 	 */
92deb53483SStefano Babic 	dram_wait(0x20000);
93deb53483SStefano Babic 
94deb53483SStefano Babic 	/* Load DDR2 config and timing */
95deb53483SStefano Babic 	writel(ESDCTL_DDR2_CONFIG, cfg_reg);
96deb53483SStefano Babic 
97deb53483SStefano Babic 	/* Precharge ALL */
98deb53483SStefano Babic 	writel(ESDCTL_0x92220000,
99deb53483SStefano Babic 		ctl_reg);
100deb53483SStefano Babic 	writel(0xda, start_address + ESDCTL_PRECHARGE);
101deb53483SStefano Babic 
102deb53483SStefano Babic 	/* Load mode */
103deb53483SStefano Babic 	writel(ESDCTL_0xB2220000,
104deb53483SStefano Babic 		ctl_reg);
105deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EMR2); /* EMRS2 */
106deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EMR3); /* EMRS3 */
107deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EN_DLL); /* Enable DLL */
108deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_RESET_DLL); /* Reset DLL */
109deb53483SStefano Babic 
110deb53483SStefano Babic 	/* Precharge ALL */
111deb53483SStefano Babic 	writel(ESDCTL_0x92220000,
112deb53483SStefano Babic 		ctl_reg);
113deb53483SStefano Babic 	writel(0xda, start_address + ESDCTL_PRECHARGE);
114deb53483SStefano Babic 
115deb53483SStefano Babic 	/* Set mode auto refresh : at least two refresh are required */
116deb53483SStefano Babic 	writel(ESDCTL_0xA2220000,
117deb53483SStefano Babic 		ctl_reg);
118deb53483SStefano Babic 	writel(0xda, start_address);
119deb53483SStefano Babic 	writel(0xda, start_address);
120deb53483SStefano Babic 
121deb53483SStefano Babic 	writel(ESDCTL_0xB2220000,
122deb53483SStefano Babic 		ctl_reg);
123deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_MR);
124deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_OCD_DEFAULT);
125deb53483SStefano Babic 
126deb53483SStefano Babic 	/* OCD mode exit */
127deb53483SStefano Babic 	writeb(0xda, start_address + ESDCTL_DDR2_EN_DLL); /* Enable DLL */
128deb53483SStefano Babic 
129deb53483SStefano Babic 	/* Set normal mode */
130deb53483SStefano Babic 	writel(ESDCTL_0x82228080,
131deb53483SStefano Babic 		ctl_reg);
132deb53483SStefano Babic 
133deb53483SStefano Babic 	dram_wait(0x20000);
134deb53483SStefano Babic 
135deb53483SStefano Babic 	/* Do not set delay lines, only for MDDR */
136deb53483SStefano Babic }
137deb53483SStefano Babic 
138deb53483SStefano Babic static void board_setup_sdram(void)
139deb53483SStefano Babic {
140deb53483SStefano Babic 	struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
141deb53483SStefano Babic 
142deb53483SStefano Babic 	/* Initialize with default values both CSD0/1 */
143deb53483SStefano Babic 	writel(0x2000, &esdc->esdctl0);
144deb53483SStefano Babic 	writel(0x2000, &esdc->esdctl1);
145deb53483SStefano Babic 
146fda241d5SStefano Babic 	board_setup_sdram_bank(CSD0_BASE_ADDR);
147deb53483SStefano Babic }
148deb53483SStefano Babic 
149deb53483SStefano Babic static void setup_iomux_uart3(void)
150deb53483SStefano Babic {
151686e1448SBenoît Thébaudeau 	static const iomux_v3_cfg_t uart3_pads[] = {
152686e1448SBenoît Thébaudeau 		MX35_PAD_RTS2__UART3_RXD_MUX,
153686e1448SBenoît Thébaudeau 		MX35_PAD_CTS2__UART3_TXD_MUX,
154686e1448SBenoît Thébaudeau 	};
155686e1448SBenoît Thébaudeau 
156686e1448SBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
157deb53483SStefano Babic }
158deb53483SStefano Babic 
159686e1448SBenoît Thébaudeau #define I2C_PAD_CTRL	(PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
160686e1448SBenoît Thébaudeau 
161deb53483SStefano Babic static void setup_iomux_i2c(void)
162deb53483SStefano Babic {
163686e1448SBenoît Thébaudeau 	static const iomux_v3_cfg_t i2c_pads[] = {
164686e1448SBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
165686e1448SBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
166deb53483SStefano Babic 
167686e1448SBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_TX3_RX2__I2C3_SCL, I2C_PAD_CTRL),
168686e1448SBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_TX2_RX3__I2C3_SDA, I2C_PAD_CTRL),
169686e1448SBenoît Thébaudeau 	};
170deb53483SStefano Babic 
171686e1448SBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
172deb53483SStefano Babic }
173deb53483SStefano Babic 
174deb53483SStefano Babic 
175deb53483SStefano Babic static void setup_iomux_spi(void)
176deb53483SStefano Babic {
177686e1448SBenoît Thébaudeau 	static const iomux_v3_cfg_t spi_pads[] = {
178686e1448SBenoît Thébaudeau 		MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
179686e1448SBenoît Thébaudeau 		MX35_PAD_CSPI1_MISO__CSPI1_MISO,
180686e1448SBenoît Thébaudeau 		MX35_PAD_CSPI1_SS0__CSPI1_SS0,
181686e1448SBenoît Thébaudeau 		MX35_PAD_CSPI1_SS1__CSPI1_SS1,
182686e1448SBenoît Thébaudeau 		MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
183686e1448SBenoît Thébaudeau 	};
184686e1448SBenoît Thébaudeau 
185686e1448SBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
186deb53483SStefano Babic }
187deb53483SStefano Babic 
188deb53483SStefano Babic static void setup_iomux_fec(void)
189deb53483SStefano Babic {
190686e1448SBenoît Thébaudeau 	static const iomux_v3_cfg_t fec_pads[] = {
191686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
192686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
193686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RX_DV__FEC_RX_DV,
194686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_COL__FEC_COL,
195686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
196686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
197686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TX_EN__FEC_TX_EN,
198686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_MDC__FEC_MDC,
199686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_MDIO__FEC_MDIO,
200686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
201686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
202686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_CRS__FEC_CRS,
203686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
204686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
205686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
206686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
207686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
208686e1448SBenoît Thébaudeau 		MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
209686e1448SBenoît Thébaudeau 	};
210deb53483SStefano Babic 
211686e1448SBenoît Thébaudeau 	/* setup pins for FEC */
212686e1448SBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
213deb53483SStefano Babic }
214deb53483SStefano Babic 
215deb53483SStefano Babic int board_early_init_f(void)
216deb53483SStefano Babic {
217deb53483SStefano Babic 	struct ccm_regs *ccm =
218deb53483SStefano Babic 		(struct ccm_regs *)IMX_CCM_BASE;
219deb53483SStefano Babic 
220deb53483SStefano Babic 	/* setup GPIO3_1 to set HighVCore signal */
221686e1448SBenoît Thébaudeau 	imx_iomux_v3_setup_pad(MX35_PAD_ATA_DA1__GPIO3_1);
222deb53483SStefano Babic 	gpio_direction_output(65, 1);
223deb53483SStefano Babic 
224deb53483SStefano Babic 	/* initialize PLL and clock configuration */
225deb53483SStefano Babic 	writel(CCM_CCMR_CONFIG, &ccm->ccmr);
226deb53483SStefano Babic 
227deb53483SStefano Babic 	writel(CCM_MPLL_532_HZ, &ccm->mpctl);
228deb53483SStefano Babic 	writel(CCM_PPLL_300_HZ, &ccm->ppctl);
229deb53483SStefano Babic 
230deb53483SStefano Babic 	/* Set the core to run at 532 Mhz */
231deb53483SStefano Babic 	writel(0x00001000, &ccm->pdr0);
232deb53483SStefano Babic 
233deb53483SStefano Babic 	/* Set-up RAM */
234deb53483SStefano Babic 	board_setup_sdram();
235deb53483SStefano Babic 
236deb53483SStefano Babic 	/* enable clocks */
237deb53483SStefano Babic 	writel(readl(&ccm->cgr0) |
238deb53483SStefano Babic 		MXC_CCM_CGR0_EMI_MASK |
23934a31bf5SBenoît Thébaudeau 		MXC_CCM_CGR0_EDIO_MASK |
240deb53483SStefano Babic 		MXC_CCM_CGR0_EPIT1_MASK,
241deb53483SStefano Babic 		&ccm->cgr0);
242deb53483SStefano Babic 
243deb53483SStefano Babic 	writel(readl(&ccm->cgr1) |
244deb53483SStefano Babic 		MXC_CCM_CGR1_FEC_MASK |
245deb53483SStefano Babic 		MXC_CCM_CGR1_GPIO1_MASK |
246deb53483SStefano Babic 		MXC_CCM_CGR1_GPIO2_MASK |
247deb53483SStefano Babic 		MXC_CCM_CGR1_GPIO3_MASK |
248deb53483SStefano Babic 		MXC_CCM_CGR1_I2C1_MASK |
249deb53483SStefano Babic 		MXC_CCM_CGR1_I2C2_MASK |
250deb53483SStefano Babic 		MXC_CCM_CGR1_I2C3_MASK,
251deb53483SStefano Babic 		&ccm->cgr1);
252deb53483SStefano Babic 
253deb53483SStefano Babic 	/* Set-up NAND */
254deb53483SStefano Babic 	__raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
255deb53483SStefano Babic 
256deb53483SStefano Babic 	/* Set pinmux for the required peripherals */
257deb53483SStefano Babic 	setup_iomux_uart3();
258deb53483SStefano Babic 	setup_iomux_i2c();
259deb53483SStefano Babic 	setup_iomux_fec();
260deb53483SStefano Babic 	setup_iomux_spi();
261deb53483SStefano Babic 
262deb53483SStefano Babic 	return 0;
263deb53483SStefano Babic }
264deb53483SStefano Babic 
265deb53483SStefano Babic int board_init(void)
266deb53483SStefano Babic {
267deb53483SStefano Babic 	/* address of boot parameters */
268deb53483SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
269deb53483SStefano Babic 
270deb53483SStefano Babic 	return 0;
271deb53483SStefano Babic }
272deb53483SStefano Babic 
273deb53483SStefano Babic u32 get_board_rev(void)
274deb53483SStefano Babic {
275deb53483SStefano Babic 	int rev = 0;
276deb53483SStefano Babic 
277deb53483SStefano Babic 	return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
278deb53483SStefano Babic }
279