1deb53483SStefano Babic /*
2deb53483SStefano Babic * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3deb53483SStefano Babic *
4deb53483SStefano Babic * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5deb53483SStefano Babic *
6deb53483SStefano Babic * Copyright (C) 2011, Stefano Babic <sbabic@denx.de>
7deb53483SStefano Babic *
81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
9deb53483SStefano Babic */
10deb53483SStefano Babic
11deb53483SStefano Babic #include <common.h>
12deb53483SStefano Babic #include <asm/io.h>
131221ce45SMasahiro Yamada #include <linux/errno.h>
14deb53483SStefano Babic #include <asm/arch/imx-regs.h>
15deb53483SStefano Babic #include <asm/arch/crm_regs.h>
16686e1448SBenoît Thébaudeau #include <asm/arch/iomux-mx35.h>
17deb53483SStefano Babic #include <i2c.h>
18deb53483SStefano Babic #include <linux/types.h>
19deb53483SStefano Babic #include <asm/gpio.h>
20deb53483SStefano Babic #include <asm/arch/sys_proto.h>
21deb53483SStefano Babic #include <netdev.h>
2272c10153SHeiko Schocher #include <fdt_support.h>
2372c10153SHeiko Schocher #include <mtd_node.h>
2472c10153SHeiko Schocher #include <jffs2/load_kernel.h>
25deb53483SStefano Babic
26deb53483SStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F
27deb53483SStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
28deb53483SStefano Babic #endif
29deb53483SStefano Babic
30deb53483SStefano Babic #define CCM_CCMR_CONFIG 0x003F4208
31deb53483SStefano Babic
32deb53483SStefano Babic #define ESDCTL_DDR2_CONFIG 0x007FFC3F
33deb53483SStefano Babic
dram_wait(unsigned int count)34deb53483SStefano Babic static inline void dram_wait(unsigned int count)
35deb53483SStefano Babic {
36deb53483SStefano Babic volatile unsigned int wait = count;
37deb53483SStefano Babic
38deb53483SStefano Babic while (wait--)
39deb53483SStefano Babic ;
40deb53483SStefano Babic }
41deb53483SStefano Babic
42deb53483SStefano Babic DECLARE_GLOBAL_DATA_PTR;
43deb53483SStefano Babic
dram_init(void)44deb53483SStefano Babic int dram_init(void)
45deb53483SStefano Babic {
46deb53483SStefano Babic gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
47deb53483SStefano Babic PHYS_SDRAM_1_SIZE);
48deb53483SStefano Babic
49deb53483SStefano Babic return 0;
50deb53483SStefano Babic }
51deb53483SStefano Babic
board_setup_sdram(void)52deb53483SStefano Babic static void board_setup_sdram(void)
53deb53483SStefano Babic {
54deb53483SStefano Babic struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
55deb53483SStefano Babic
56deb53483SStefano Babic /* Initialize with default values both CSD0/1 */
57deb53483SStefano Babic writel(0x2000, &esdc->esdctl0);
58deb53483SStefano Babic writel(0x2000, &esdc->esdctl1);
59deb53483SStefano Babic
60146fff34SStefano Babic
61146fff34SStefano Babic mx3_setup_sdram_bank(CSD0_BASE_ADDR, ESDCTL_DDR2_CONFIG,
62146fff34SStefano Babic 13, 10, 2, 0x8080);
63deb53483SStefano Babic }
64deb53483SStefano Babic
setup_iomux_uart3(void)65deb53483SStefano Babic static void setup_iomux_uart3(void)
66deb53483SStefano Babic {
67686e1448SBenoît Thébaudeau static const iomux_v3_cfg_t uart3_pads[] = {
68686e1448SBenoît Thébaudeau MX35_PAD_RTS2__UART3_RXD_MUX,
69686e1448SBenoît Thébaudeau MX35_PAD_CTS2__UART3_TXD_MUX,
70686e1448SBenoît Thébaudeau };
71686e1448SBenoît Thébaudeau
72686e1448SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
73deb53483SStefano Babic }
74deb53483SStefano Babic
75686e1448SBenoît Thébaudeau #define I2C_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
76686e1448SBenoît Thébaudeau
setup_iomux_i2c(void)77deb53483SStefano Babic static void setup_iomux_i2c(void)
78deb53483SStefano Babic {
79686e1448SBenoît Thébaudeau static const iomux_v3_cfg_t i2c_pads[] = {
80686e1448SBenoît Thébaudeau NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
81686e1448SBenoît Thébaudeau NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
82deb53483SStefano Babic
83686e1448SBenoît Thébaudeau NEW_PAD_CTRL(MX35_PAD_TX3_RX2__I2C3_SCL, I2C_PAD_CTRL),
84686e1448SBenoît Thébaudeau NEW_PAD_CTRL(MX35_PAD_TX2_RX3__I2C3_SDA, I2C_PAD_CTRL),
85686e1448SBenoît Thébaudeau };
86deb53483SStefano Babic
87686e1448SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
88deb53483SStefano Babic }
89deb53483SStefano Babic
90deb53483SStefano Babic
setup_iomux_spi(void)91deb53483SStefano Babic static void setup_iomux_spi(void)
92deb53483SStefano Babic {
93686e1448SBenoît Thébaudeau static const iomux_v3_cfg_t spi_pads[] = {
94686e1448SBenoît Thébaudeau MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
95686e1448SBenoît Thébaudeau MX35_PAD_CSPI1_MISO__CSPI1_MISO,
96686e1448SBenoît Thébaudeau MX35_PAD_CSPI1_SS0__CSPI1_SS0,
97686e1448SBenoît Thébaudeau MX35_PAD_CSPI1_SS1__CSPI1_SS1,
98686e1448SBenoît Thébaudeau MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
99686e1448SBenoît Thébaudeau };
100686e1448SBenoît Thébaudeau
101686e1448SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
102deb53483SStefano Babic }
103deb53483SStefano Babic
setup_iomux_fec(void)104deb53483SStefano Babic static void setup_iomux_fec(void)
105deb53483SStefano Babic {
106686e1448SBenoît Thébaudeau static const iomux_v3_cfg_t fec_pads[] = {
107686e1448SBenoît Thébaudeau MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
108686e1448SBenoît Thébaudeau MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
109686e1448SBenoît Thébaudeau MX35_PAD_FEC_RX_DV__FEC_RX_DV,
110686e1448SBenoît Thébaudeau MX35_PAD_FEC_COL__FEC_COL,
111686e1448SBenoît Thébaudeau MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
112686e1448SBenoît Thébaudeau MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
113686e1448SBenoît Thébaudeau MX35_PAD_FEC_TX_EN__FEC_TX_EN,
114686e1448SBenoît Thébaudeau MX35_PAD_FEC_MDC__FEC_MDC,
115686e1448SBenoît Thébaudeau MX35_PAD_FEC_MDIO__FEC_MDIO,
116686e1448SBenoît Thébaudeau MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
117686e1448SBenoît Thébaudeau MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
118686e1448SBenoît Thébaudeau MX35_PAD_FEC_CRS__FEC_CRS,
119686e1448SBenoît Thébaudeau MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
120686e1448SBenoît Thébaudeau MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
121686e1448SBenoît Thébaudeau MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
122686e1448SBenoît Thébaudeau MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
123686e1448SBenoît Thébaudeau MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
124686e1448SBenoît Thébaudeau MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
125322ac5f1SStefano Babic /* GPIO used to power off ethernet */
126322ac5f1SStefano Babic MX35_PAD_STXFS4__GPIO2_31,
127686e1448SBenoît Thébaudeau };
128deb53483SStefano Babic
129686e1448SBenoît Thébaudeau /* setup pins for FEC */
130686e1448SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
131deb53483SStefano Babic }
132deb53483SStefano Babic
board_early_init_f(void)133deb53483SStefano Babic int board_early_init_f(void)
134deb53483SStefano Babic {
135deb53483SStefano Babic struct ccm_regs *ccm =
136deb53483SStefano Babic (struct ccm_regs *)IMX_CCM_BASE;
137deb53483SStefano Babic
138deb53483SStefano Babic /* setup GPIO3_1 to set HighVCore signal */
139686e1448SBenoît Thébaudeau imx_iomux_v3_setup_pad(MX35_PAD_ATA_DA1__GPIO3_1);
140deb53483SStefano Babic gpio_direction_output(65, 1);
141deb53483SStefano Babic
142deb53483SStefano Babic /* initialize PLL and clock configuration */
143deb53483SStefano Babic writel(CCM_CCMR_CONFIG, &ccm->ccmr);
144deb53483SStefano Babic
145deb53483SStefano Babic writel(CCM_MPLL_532_HZ, &ccm->mpctl);
146deb53483SStefano Babic writel(CCM_PPLL_300_HZ, &ccm->ppctl);
147deb53483SStefano Babic
148deb53483SStefano Babic /* Set the core to run at 532 Mhz */
149deb53483SStefano Babic writel(0x00001000, &ccm->pdr0);
150deb53483SStefano Babic
151deb53483SStefano Babic /* Set-up RAM */
152deb53483SStefano Babic board_setup_sdram();
153deb53483SStefano Babic
154deb53483SStefano Babic /* enable clocks */
155deb53483SStefano Babic writel(readl(&ccm->cgr0) |
156deb53483SStefano Babic MXC_CCM_CGR0_EMI_MASK |
15734a31bf5SBenoît Thébaudeau MXC_CCM_CGR0_EDIO_MASK |
158deb53483SStefano Babic MXC_CCM_CGR0_EPIT1_MASK,
159deb53483SStefano Babic &ccm->cgr0);
160deb53483SStefano Babic
161deb53483SStefano Babic writel(readl(&ccm->cgr1) |
162deb53483SStefano Babic MXC_CCM_CGR1_FEC_MASK |
163deb53483SStefano Babic MXC_CCM_CGR1_GPIO1_MASK |
164deb53483SStefano Babic MXC_CCM_CGR1_GPIO2_MASK |
165deb53483SStefano Babic MXC_CCM_CGR1_GPIO3_MASK |
166deb53483SStefano Babic MXC_CCM_CGR1_I2C1_MASK |
167deb53483SStefano Babic MXC_CCM_CGR1_I2C2_MASK |
168deb53483SStefano Babic MXC_CCM_CGR1_I2C3_MASK,
169deb53483SStefano Babic &ccm->cgr1);
170deb53483SStefano Babic
171deb53483SStefano Babic /* Set-up NAND */
172deb53483SStefano Babic __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
173deb53483SStefano Babic
174deb53483SStefano Babic /* Set pinmux for the required peripherals */
175deb53483SStefano Babic setup_iomux_uart3();
176deb53483SStefano Babic setup_iomux_i2c();
177deb53483SStefano Babic setup_iomux_fec();
178deb53483SStefano Babic setup_iomux_spi();
179deb53483SStefano Babic
180deb53483SStefano Babic return 0;
181deb53483SStefano Babic }
182deb53483SStefano Babic
board_init(void)183deb53483SStefano Babic int board_init(void)
184deb53483SStefano Babic {
185deb53483SStefano Babic /* address of boot parameters */
186deb53483SStefano Babic gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
187deb53483SStefano Babic
188322ac5f1SStefano Babic /* Enable power for ethernet */
189322ac5f1SStefano Babic gpio_direction_output(63, 0);
190322ac5f1SStefano Babic
191322ac5f1SStefano Babic udelay(2000);
192322ac5f1SStefano Babic
193deb53483SStefano Babic return 0;
194deb53483SStefano Babic }
195deb53483SStefano Babic
get_board_rev(void)196deb53483SStefano Babic u32 get_board_rev(void)
197deb53483SStefano Babic {
198deb53483SStefano Babic int rev = 0;
199deb53483SStefano Babic
200deb53483SStefano Babic return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
201deb53483SStefano Babic }
20272c10153SHeiko Schocher
20372c10153SHeiko Schocher /*
20472c10153SHeiko Schocher * called prior to booting kernel or by 'fdt boardsetup' command
20572c10153SHeiko Schocher *
20672c10153SHeiko Schocher */
ft_board_setup(void * blob,bd_t * bd)20772c10153SHeiko Schocher int ft_board_setup(void *blob, bd_t *bd)
20872c10153SHeiko Schocher {
20972c10153SHeiko Schocher struct node_info nodes[] = {
21072c10153SHeiko Schocher { "physmap-flash.0", MTD_DEV_TYPE_NOR, }, /* NOR flash */
21172c10153SHeiko Schocher { "mxc_nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
21272c10153SHeiko Schocher };
21372c10153SHeiko Schocher
214*00caae6dSSimon Glass if (env_get("fdt_noauto")) {
21572c10153SHeiko Schocher puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
21672c10153SHeiko Schocher return 0;
21772c10153SHeiko Schocher }
21872c10153SHeiko Schocher
21972c10153SHeiko Schocher fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
22072c10153SHeiko Schocher
22172c10153SHeiko Schocher return 0;
22272c10153SHeiko Schocher }
223