1a4d79993SHannes Schmelzer /*
2a4d79993SHannes Schmelzer * board.c
3a4d79993SHannes Schmelzer *
4a4d79993SHannes Schmelzer * Board functions for B&R BRXRE1 Board
5a4d79993SHannes Schmelzer *
6a4d79993SHannes Schmelzer * Copyright (C) 2013 Hannes Schmelzer <oe5hpm@oevsv.at>
7a4d79993SHannes Schmelzer * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
8a4d79993SHannes Schmelzer *
9a4d79993SHannes Schmelzer * SPDX-License-Identifier: GPL-2.0+
10a4d79993SHannes Schmelzer *
11a4d79993SHannes Schmelzer */
12a4d79993SHannes Schmelzer #include <common.h>
13a4d79993SHannes Schmelzer #include <errno.h>
14a4d79993SHannes Schmelzer #include <spl.h>
15a4d79993SHannes Schmelzer #include <asm/arch/cpu.h>
16a4d79993SHannes Schmelzer #include <asm/arch/hardware.h>
17a4d79993SHannes Schmelzer #include <asm/arch/omap.h>
18a4d79993SHannes Schmelzer #include <asm/arch/ddr_defs.h>
19a4d79993SHannes Schmelzer #include <asm/arch/clock.h>
20a4d79993SHannes Schmelzer #include <asm/arch/gpio.h>
21a4d79993SHannes Schmelzer #include <asm/arch/sys_proto.h>
22a4d79993SHannes Schmelzer #include <asm/arch/mem.h>
23a4d79993SHannes Schmelzer #include <asm/io.h>
24a4d79993SHannes Schmelzer #include <asm/emif.h>
25a4d79993SHannes Schmelzer #include <asm/gpio.h>
26a4d79993SHannes Schmelzer #include <i2c.h>
27a4d79993SHannes Schmelzer #include <power/tps65217.h>
28a4d79993SHannes Schmelzer #include "../common/bur_common.h"
29a4d79993SHannes Schmelzer #include <lcd.h>
30a4d79993SHannes Schmelzer
31a4d79993SHannes Schmelzer /* -------------------------------------------------------------------------*/
32a4d79993SHannes Schmelzer /* -- defines for used GPIO Hardware -- */
33a4d79993SHannes Schmelzer #define ESC_KEY (0+19)
34a4d79993SHannes Schmelzer #define LCD_PWR (0+5)
35a4d79993SHannes Schmelzer #define PUSH_KEY (0+31)
36a4d79993SHannes Schmelzer /* -------------------------------------------------------------------------*/
37a4d79993SHannes Schmelzer /* -- PSOC Resetcontroller Register defines -- */
38a4d79993SHannes Schmelzer
39a4d79993SHannes Schmelzer /* I2C Address of controller */
40a4d79993SHannes Schmelzer #define RSTCTRL_ADDR 0x75
41a4d79993SHannes Schmelzer /* Register for CTRL-word */
42a4d79993SHannes Schmelzer #define RSTCTRL_CTRLREG 0x01
43a4d79993SHannes Schmelzer /* Register for giving some information to VxWorks OS */
44a4d79993SHannes Schmelzer #define RSTCTRL_SCRATCHREG 0x04
45a4d79993SHannes Schmelzer
46a4d79993SHannes Schmelzer /* -- defines for RSTCTRL_CTRLREG -- */
47a4d79993SHannes Schmelzer #define RSTCTRL_FORCE_PWR_NEN 0x0404
48a4d79993SHannes Schmelzer #define RSTCTRL_CAN_STB 0x4040
49a4d79993SHannes Schmelzer
50a4d79993SHannes Schmelzer DECLARE_GLOBAL_DATA_PTR;
51a4d79993SHannes Schmelzer
52a4d79993SHannes Schmelzer #if defined(CONFIG_SPL_BUILD)
53a4d79993SHannes Schmelzer /* TODO: check ram-timing ! */
54a4d79993SHannes Schmelzer static const struct ddr_data ddr3_data = {
55a4d79993SHannes Schmelzer .datardsratio0 = MT41K256M16HA125E_RD_DQS,
56a4d79993SHannes Schmelzer .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
57a4d79993SHannes Schmelzer .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
58a4d79993SHannes Schmelzer .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
59a4d79993SHannes Schmelzer };
60a4d79993SHannes Schmelzer static const struct cmd_control ddr3_cmd_ctrl_data = {
61a4d79993SHannes Schmelzer .cmd0csratio = MT41K256M16HA125E_RATIO,
62a4d79993SHannes Schmelzer .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
63a4d79993SHannes Schmelzer
64a4d79993SHannes Schmelzer .cmd1csratio = MT41K256M16HA125E_RATIO,
65a4d79993SHannes Schmelzer .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
66a4d79993SHannes Schmelzer
67a4d79993SHannes Schmelzer .cmd2csratio = MT41K256M16HA125E_RATIO,
68a4d79993SHannes Schmelzer .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
69a4d79993SHannes Schmelzer };
70a4d79993SHannes Schmelzer static struct emif_regs ddr3_emif_reg_data = {
71a4d79993SHannes Schmelzer .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
72a4d79993SHannes Schmelzer .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
73a4d79993SHannes Schmelzer .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
74a4d79993SHannes Schmelzer .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
75a4d79993SHannes Schmelzer .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
76a4d79993SHannes Schmelzer .zq_config = MT41K256M16HA125E_ZQ_CFG,
77a4d79993SHannes Schmelzer .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
78a4d79993SHannes Schmelzer };
79a4d79993SHannes Schmelzer
80a4d79993SHannes Schmelzer static const struct ctrl_ioregs ddr3_ioregs = {
81a4d79993SHannes Schmelzer .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
82a4d79993SHannes Schmelzer .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
83a4d79993SHannes Schmelzer .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
84a4d79993SHannes Schmelzer .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
85a4d79993SHannes Schmelzer .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
86a4d79993SHannes Schmelzer };
87a4d79993SHannes Schmelzer
88a4d79993SHannes Schmelzer #define OSC (V_OSCK/1000000)
89a4d79993SHannes Schmelzer const struct dpll_params dpll_ddr3 = { 400, OSC-1, 1, -1, -1, -1, -1};
90a4d79993SHannes Schmelzer
am33xx_spl_board_init(void)91a4d79993SHannes Schmelzer void am33xx_spl_board_init(void)
92a4d79993SHannes Schmelzer {
93a4d79993SHannes Schmelzer unsigned int oldspeed;
94a4d79993SHannes Schmelzer unsigned short buf;
95a4d79993SHannes Schmelzer
96a4d79993SHannes Schmelzer struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER;
97a4d79993SHannes Schmelzer struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP;
98a4d79993SHannes Schmelzer /*
99a4d79993SHannes Schmelzer * enable additional clocks of modules which are accessed later from
100a4d79993SHannes Schmelzer * VxWorks OS
101a4d79993SHannes Schmelzer */
102a4d79993SHannes Schmelzer u32 *const clk_domains[] = { 0 };
103a4d79993SHannes Schmelzer
104a4d79993SHannes Schmelzer u32 *const clk_modules_xre1specific[] = {
105a4d79993SHannes Schmelzer &cmwkup->wkup_adctscctrl,
106a4d79993SHannes Schmelzer &cmper->spi1clkctrl,
107a4d79993SHannes Schmelzer &cmper->dcan0clkctrl,
108a4d79993SHannes Schmelzer &cmper->dcan1clkctrl,
109a4d79993SHannes Schmelzer &cmper->epwmss0clkctrl,
110a4d79993SHannes Schmelzer &cmper->epwmss1clkctrl,
111a4d79993SHannes Schmelzer &cmper->epwmss2clkctrl,
112a4d79993SHannes Schmelzer &cmper->lcdclkctrl,
113a4d79993SHannes Schmelzer &cmper->lcdcclkstctrl,
114a4d79993SHannes Schmelzer 0
115a4d79993SHannes Schmelzer };
116a4d79993SHannes Schmelzer do_enable_clocks(clk_domains, clk_modules_xre1specific, 1);
117a4d79993SHannes Schmelzer /* setup LCD-Pixel Clock */
118a4d79993SHannes Schmelzer writel(0x2, CM_DPLL + 0x34);
119a4d79993SHannes Schmelzer /* power-OFF LCD-Display */
120a4d79993SHannes Schmelzer gpio_direction_output(LCD_PWR, 0);
121a4d79993SHannes Schmelzer
122a4d79993SHannes Schmelzer /* setup I2C */
123a4d79993SHannes Schmelzer enable_i2c_pin_mux();
124a4d79993SHannes Schmelzer i2c_set_bus_num(0);
125a4d79993SHannes Schmelzer i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
126a4d79993SHannes Schmelzer
127a4d79993SHannes Schmelzer /* power-ON 3V3 via Resetcontroller */
128a4d79993SHannes Schmelzer oldspeed = i2c_get_bus_speed();
129a4d79993SHannes Schmelzer if (i2c_set_bus_speed(CONFIG_SYS_OMAP24_I2C_SPEED_PSOC) >= 0) {
130a4d79993SHannes Schmelzer buf = RSTCTRL_FORCE_PWR_NEN | RSTCTRL_CAN_STB;
131a4d79993SHannes Schmelzer i2c_write(RSTCTRL_ADDR, RSTCTRL_CTRLREG, 1,
132a4d79993SHannes Schmelzer (uint8_t *)&buf, sizeof(buf));
133a4d79993SHannes Schmelzer i2c_set_bus_speed(oldspeed);
134a4d79993SHannes Schmelzer } else {
135a4d79993SHannes Schmelzer puts("ERROR: i2c_set_bus_speed failed! (turn on PWR_nEN)\n");
136a4d79993SHannes Schmelzer }
137a4d79993SHannes Schmelzer
138a4d79993SHannes Schmelzer pmicsetup(0);
139a4d79993SHannes Schmelzer }
140a4d79993SHannes Schmelzer
get_dpll_ddr_params(void)141a4d79993SHannes Schmelzer const struct dpll_params *get_dpll_ddr_params(void)
142a4d79993SHannes Schmelzer {
143a4d79993SHannes Schmelzer return &dpll_ddr3;
144a4d79993SHannes Schmelzer }
145a4d79993SHannes Schmelzer
sdram_init(void)146a4d79993SHannes Schmelzer void sdram_init(void)
147a4d79993SHannes Schmelzer {
148a4d79993SHannes Schmelzer config_ddr(400, &ddr3_ioregs,
149a4d79993SHannes Schmelzer &ddr3_data,
150a4d79993SHannes Schmelzer &ddr3_cmd_ctrl_data,
151a4d79993SHannes Schmelzer &ddr3_emif_reg_data, 0);
152a4d79993SHannes Schmelzer }
153a4d79993SHannes Schmelzer #endif /* CONFIG_SPL_BUILD */
154a4d79993SHannes Schmelzer /*
155a4d79993SHannes Schmelzer * Basic board specific setup. Pinmux has been handled already.
156a4d79993SHannes Schmelzer */
board_init(void)157a4d79993SHannes Schmelzer int board_init(void)
158a4d79993SHannes Schmelzer {
159a4d79993SHannes Schmelzer gpmc_init();
160a4d79993SHannes Schmelzer return 0;
161a4d79993SHannes Schmelzer }
162a4d79993SHannes Schmelzer
163a4d79993SHannes Schmelzer #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)164a4d79993SHannes Schmelzer int board_late_init(void)
165a4d79993SHannes Schmelzer {
166a4d79993SHannes Schmelzer const unsigned int toff = 1000;
167a4d79993SHannes Schmelzer unsigned int cnt = 3;
168a4d79993SHannes Schmelzer unsigned short buf = 0xAAAA;
169a4d79993SHannes Schmelzer unsigned char scratchreg = 0;
170a4d79993SHannes Schmelzer unsigned int oldspeed;
171a4d79993SHannes Schmelzer
172a4d79993SHannes Schmelzer /* try to read out some boot-instruction from resetcontroller */
173a4d79993SHannes Schmelzer oldspeed = i2c_get_bus_speed();
174a4d79993SHannes Schmelzer if (i2c_set_bus_speed(CONFIG_SYS_OMAP24_I2C_SPEED_PSOC) >= 0) {
175a4d79993SHannes Schmelzer i2c_read(RSTCTRL_ADDR, RSTCTRL_SCRATCHREG, 1,
176a4d79993SHannes Schmelzer &scratchreg, sizeof(scratchreg));
177a4d79993SHannes Schmelzer i2c_set_bus_speed(oldspeed);
178a4d79993SHannes Schmelzer } else {
179a4d79993SHannes Schmelzer puts("ERROR: i2c_set_bus_speed failed! (scratchregister)\n");
180a4d79993SHannes Schmelzer }
181a4d79993SHannes Schmelzer
182a4d79993SHannes Schmelzer if (gpio_get_value(ESC_KEY)) {
183a4d79993SHannes Schmelzer do {
184a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
185a4d79993SHannes Schmelzer switch (cnt) {
186a4d79993SHannes Schmelzer case 3:
187a4d79993SHannes Schmelzer lcd_puts(
188a4d79993SHannes Schmelzer "release ESC-KEY to enter SERVICE-mode.");
189a4d79993SHannes Schmelzer break;
190a4d79993SHannes Schmelzer case 2:
191a4d79993SHannes Schmelzer lcd_puts(
192a4d79993SHannes Schmelzer "release ESC-KEY to enter DIAGNOSE-mode.");
193a4d79993SHannes Schmelzer break;
194a4d79993SHannes Schmelzer case 1:
195a4d79993SHannes Schmelzer lcd_puts(
196a4d79993SHannes Schmelzer "release ESC-KEY to enter BOOT-mode. ");
197a4d79993SHannes Schmelzer break;
198a4d79993SHannes Schmelzer }
199a4d79993SHannes Schmelzer mdelay(toff);
200a4d79993SHannes Schmelzer cnt--;
201a4d79993SHannes Schmelzer if (!gpio_get_value(ESC_KEY) &&
202a4d79993SHannes Schmelzer gpio_get_value(PUSH_KEY) && 2 == cnt) {
203a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
204a4d79993SHannes Schmelzer lcd_puts(
205a4d79993SHannes Schmelzer "switching to network-console ... ");
206382bee57SSimon Glass env_set("bootcmd", "run netconsole");
207a4d79993SHannes Schmelzer cnt = 4;
208a4d79993SHannes Schmelzer break;
209a4d79993SHannes Schmelzer } else if (!gpio_get_value(ESC_KEY) &&
210a4d79993SHannes Schmelzer gpio_get_value(PUSH_KEY) && 1 == cnt) {
211a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
212a4d79993SHannes Schmelzer lcd_puts(
213a4d79993SHannes Schmelzer "starting u-boot script from USB ... ");
214382bee57SSimon Glass env_set("bootcmd", "run usbscript");
215a4d79993SHannes Schmelzer cnt = 4;
216a4d79993SHannes Schmelzer break;
217a4d79993SHannes Schmelzer } else if ((!gpio_get_value(ESC_KEY) &&
218a4d79993SHannes Schmelzer gpio_get_value(PUSH_KEY) && cnt == 0) ||
219a4d79993SHannes Schmelzer (gpio_get_value(ESC_KEY) &&
220a4d79993SHannes Schmelzer gpio_get_value(PUSH_KEY) && cnt == 0)) {
221a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
222a4d79993SHannes Schmelzer lcd_puts(
223a4d79993SHannes Schmelzer "starting script from network ... ");
224382bee57SSimon Glass env_set("bootcmd", "run netscript");
225a4d79993SHannes Schmelzer cnt = 4;
226a4d79993SHannes Schmelzer break;
227a4d79993SHannes Schmelzer } else if (!gpio_get_value(ESC_KEY)) {
228a4d79993SHannes Schmelzer break;
229a4d79993SHannes Schmelzer }
230a4d79993SHannes Schmelzer } while (cnt);
231a4d79993SHannes Schmelzer } else if (scratchreg == 0xCC) {
232a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
233a4d79993SHannes Schmelzer lcd_puts(
234a4d79993SHannes Schmelzer "starting vxworks from network ... ");
235382bee57SSimon Glass env_set("bootcmd", "run netboot");
236a4d79993SHannes Schmelzer cnt = 4;
237a4d79993SHannes Schmelzer } else if (scratchreg == 0xCD) {
238a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
239a4d79993SHannes Schmelzer lcd_puts(
240a4d79993SHannes Schmelzer "starting script from network ... ");
241382bee57SSimon Glass env_set("bootcmd", "run netscript");
242a4d79993SHannes Schmelzer cnt = 4;
243a4d79993SHannes Schmelzer } else if (scratchreg == 0xCE) {
244a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
245a4d79993SHannes Schmelzer lcd_puts(
246a4d79993SHannes Schmelzer "starting AR from eMMC ... ");
247382bee57SSimon Glass env_set("bootcmd", "run mmcboot");
248a4d79993SHannes Schmelzer cnt = 4;
249a4d79993SHannes Schmelzer }
250a4d79993SHannes Schmelzer
251a4d79993SHannes Schmelzer lcd_position_cursor(1, 8);
252a4d79993SHannes Schmelzer switch (cnt) {
253a4d79993SHannes Schmelzer case 0:
254a4d79993SHannes Schmelzer lcd_puts("entering BOOT-mode. ");
255382bee57SSimon Glass env_set("bootcmd", "run defaultAR");
256a4d79993SHannes Schmelzer buf = 0x0000;
257a4d79993SHannes Schmelzer break;
258a4d79993SHannes Schmelzer case 1:
259a4d79993SHannes Schmelzer lcd_puts("entering DIAGNOSE-mode. ");
260a4d79993SHannes Schmelzer buf = 0x0F0F;
261a4d79993SHannes Schmelzer break;
262a4d79993SHannes Schmelzer case 2:
263a4d79993SHannes Schmelzer lcd_puts("entering SERVICE mode. ");
264a4d79993SHannes Schmelzer buf = 0xB4B4;
265a4d79993SHannes Schmelzer break;
266a4d79993SHannes Schmelzer case 3:
267a4d79993SHannes Schmelzer lcd_puts("loading OS... ");
268a4d79993SHannes Schmelzer buf = 0x0404;
269a4d79993SHannes Schmelzer break;
270a4d79993SHannes Schmelzer }
271a4d79993SHannes Schmelzer /* write bootinfo into scratchregister of resetcontroller */
272a4d79993SHannes Schmelzer oldspeed = i2c_get_bus_speed();
273a4d79993SHannes Schmelzer if (i2c_set_bus_speed(CONFIG_SYS_OMAP24_I2C_SPEED_PSOC) >= 0) {
274a4d79993SHannes Schmelzer i2c_write(RSTCTRL_ADDR, RSTCTRL_SCRATCHREG, 1,
275a4d79993SHannes Schmelzer (uint8_t *)&buf, sizeof(buf));
276a4d79993SHannes Schmelzer i2c_set_bus_speed(oldspeed);
277a4d79993SHannes Schmelzer } else {
278a4d79993SHannes Schmelzer puts("ERROR: i2c_set_bus_speed failed! (scratchregister)\n");
279a4d79993SHannes Schmelzer }
280a4d79993SHannes Schmelzer /* setup othbootargs for bootvx-command (vxWorks bootline) */
281a4d79993SHannes Schmelzer char othbootargs[128];
282a4d79993SHannes Schmelzer snprintf(othbootargs, sizeof(othbootargs),
283a4d79993SHannes Schmelzer "u=vxWorksFTP pw=vxWorks o=0x%08x;0x%08x;0x%08x;0x%08x",
284a4d79993SHannes Schmelzer (unsigned int) gd->fb_base-0x20,
285*bfebc8c9SSimon Glass (u32)env_get_ulong("vx_memtop", 16, gd->fb_base-0x20),
286*bfebc8c9SSimon Glass (u32)env_get_ulong("vx_romfsbase", 16, 0),
287*bfebc8c9SSimon Glass (u32)env_get_ulong("vx_romfssize", 16, 0));
288382bee57SSimon Glass env_set("othbootargs", othbootargs);
289a4d79993SHannes Schmelzer /*
290a4d79993SHannes Schmelzer * reset VBAR registers to its reset location, VxWorks 6.9.3.2 does
291a4d79993SHannes Schmelzer * expect that vectors are there, original u-boot moves them to _start
292a4d79993SHannes Schmelzer */
293a4d79993SHannes Schmelzer __asm__("ldr r0,=0x20000");
294a4d79993SHannes Schmelzer __asm__("mcr p15, 0, r0, c12, c0, 0"); /* Set VBAR */
295a4d79993SHannes Schmelzer
296a4d79993SHannes Schmelzer return 0;
297a4d79993SHannes Schmelzer }
298a4d79993SHannes Schmelzer #endif /* CONFIG_BOARD_LATE_INIT */
299