1*2290fe06SHannes Schmelzer /*
2*2290fe06SHannes Schmelzer * mux.c
3*2290fe06SHannes Schmelzer *
4*2290fe06SHannes Schmelzer * Pinmux Setting for B&R BRPPT1 Board(s)
5*2290fe06SHannes Schmelzer *
6*2290fe06SHannes Schmelzer * Copyright (C) 2013 Hannes Schmelzer <oe5hpm@oevsv.at>
7*2290fe06SHannes Schmelzer * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
8*2290fe06SHannes Schmelzer *
9*2290fe06SHannes Schmelzer * SPDX-License-Identifier: GPL-2.0+
10*2290fe06SHannes Schmelzer */
11*2290fe06SHannes Schmelzer
12*2290fe06SHannes Schmelzer #include <common.h>
13*2290fe06SHannes Schmelzer #include <asm/arch/sys_proto.h>
14*2290fe06SHannes Schmelzer #include <asm/arch/hardware.h>
15*2290fe06SHannes Schmelzer #include <asm/arch/mux.h>
16*2290fe06SHannes Schmelzer #include <asm/io.h>
17*2290fe06SHannes Schmelzer #include <i2c.h>
18*2290fe06SHannes Schmelzer
19*2290fe06SHannes Schmelzer static struct module_pin_mux uart0_pin_mux[] = {
20*2290fe06SHannes Schmelzer /* UART0_RTS */
21*2290fe06SHannes Schmelzer {OFFSET(uart0_rtsn), (MODE(0) | PULLUDEN)},
22*2290fe06SHannes Schmelzer /* UART0_CTS */
23*2290fe06SHannes Schmelzer {OFFSET(uart0_ctsn), (MODE(0) | PULLUDEN | PULLUP_EN | RXACTIVE)},
24*2290fe06SHannes Schmelzer /* UART0_RXD */
25*2290fe06SHannes Schmelzer {OFFSET(uart0_rxd), (MODE(0) | PULLUDEN | PULLUP_EN | RXACTIVE)},
26*2290fe06SHannes Schmelzer /* UART0_TXD */
27*2290fe06SHannes Schmelzer {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},
28*2290fe06SHannes Schmelzer {-1},
29*2290fe06SHannes Schmelzer };
30*2290fe06SHannes Schmelzer static struct module_pin_mux uart1_pin_mux[] = {
31*2290fe06SHannes Schmelzer /* UART1_RTS as I2C2-SCL */
32*2290fe06SHannes Schmelzer {OFFSET(uart1_rtsn), (MODE(3) | PULLUDEN | PULLUP_EN | RXACTIVE)},
33*2290fe06SHannes Schmelzer /* UART1_CTS as I2C2-SDA */
34*2290fe06SHannes Schmelzer {OFFSET(uart1_ctsn), (MODE(3) | PULLUDEN | PULLUP_EN | RXACTIVE)},
35*2290fe06SHannes Schmelzer /* UART1_RXD */
36*2290fe06SHannes Schmelzer {OFFSET(uart1_rxd), (MODE(0) | PULLUDEN | PULLUP_EN | RXACTIVE)},
37*2290fe06SHannes Schmelzer /* UART1_TXD */
38*2290fe06SHannes Schmelzer {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)},
39*2290fe06SHannes Schmelzer {-1},
40*2290fe06SHannes Schmelzer };
41*2290fe06SHannes Schmelzer #ifdef CONFIG_MMC
42*2290fe06SHannes Schmelzer static struct module_pin_mux mmc1_pin_mux[] = {
43*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad7), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT7 */
44*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad6), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT6 */
45*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad5), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT5 */
46*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad4), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT4 */
47*2290fe06SHannes Schmelzer
48*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
49*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
50*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
51*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
52*2290fe06SHannes Schmelzer {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */
53*2290fe06SHannes Schmelzer {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
54*2290fe06SHannes Schmelzer {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */
55*2290fe06SHannes Schmelzer {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)},/* MMC1_CD */
56*2290fe06SHannes Schmelzer {-1},
57*2290fe06SHannes Schmelzer };
58*2290fe06SHannes Schmelzer #endif
59*2290fe06SHannes Schmelzer static struct module_pin_mux i2c0_pin_mux[] = {
60*2290fe06SHannes Schmelzer /* I2C_DATA */
61*2290fe06SHannes Schmelzer {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
62*2290fe06SHannes Schmelzer /* I2C_SCLK */
63*2290fe06SHannes Schmelzer {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
64*2290fe06SHannes Schmelzer {-1},
65*2290fe06SHannes Schmelzer };
66*2290fe06SHannes Schmelzer
67*2290fe06SHannes Schmelzer static struct module_pin_mux spi0_pin_mux[] = {
68*2290fe06SHannes Schmelzer /* SPI0_SCLK */
69*2290fe06SHannes Schmelzer {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
70*2290fe06SHannes Schmelzer /* SPI0_D0 */
71*2290fe06SHannes Schmelzer {OFFSET(spi0_d0), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
72*2290fe06SHannes Schmelzer /* SPI0_D1 */
73*2290fe06SHannes Schmelzer {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
74*2290fe06SHannes Schmelzer /* SPI0_CS0 */
75*2290fe06SHannes Schmelzer {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
76*2290fe06SHannes Schmelzer {-1},
77*2290fe06SHannes Schmelzer };
78*2290fe06SHannes Schmelzer
79*2290fe06SHannes Schmelzer static struct module_pin_mux mii1_pin_mux[] = {
80*2290fe06SHannes Schmelzer {OFFSET(mii1_crs), MODE(0) | RXACTIVE}, /* MII1_CRS */
81*2290fe06SHannes Schmelzer {OFFSET(mii1_col), MODE(0) | RXACTIVE}, /* MII1_COL */
82*2290fe06SHannes Schmelzer {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
83*2290fe06SHannes Schmelzer {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
84*2290fe06SHannes Schmelzer {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
85*2290fe06SHannes Schmelzer {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
86*2290fe06SHannes Schmelzer {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
87*2290fe06SHannes Schmelzer {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
88*2290fe06SHannes Schmelzer {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
89*2290fe06SHannes Schmelzer {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
90*2290fe06SHannes Schmelzer {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
91*2290fe06SHannes Schmelzer {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
92*2290fe06SHannes Schmelzer {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
93*2290fe06SHannes Schmelzer {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
94*2290fe06SHannes Schmelzer {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
95*2290fe06SHannes Schmelzer {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
96*2290fe06SHannes Schmelzer {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
97*2290fe06SHannes Schmelzer {-1},
98*2290fe06SHannes Schmelzer };
99*2290fe06SHannes Schmelzer
100*2290fe06SHannes Schmelzer static struct module_pin_mux mii2_pin_mux[] = {
101*2290fe06SHannes Schmelzer {OFFSET(gpmc_a0), MODE(1)}, /* MII2_TXEN */
102*2290fe06SHannes Schmelzer {OFFSET(gpmc_a1), MODE(1) | RXACTIVE}, /* MII2_RXDV */
103*2290fe06SHannes Schmelzer {OFFSET(gpmc_a2), MODE(1)}, /* MII2_TXD3 */
104*2290fe06SHannes Schmelzer {OFFSET(gpmc_a3), MODE(1)}, /* MII2_TXD2 */
105*2290fe06SHannes Schmelzer {OFFSET(gpmc_a4), MODE(1)}, /* MII2_TXD1 */
106*2290fe06SHannes Schmelzer {OFFSET(gpmc_a5), MODE(1)}, /* MII2_TXD0 */
107*2290fe06SHannes Schmelzer {OFFSET(gpmc_a6), MODE(1) | RXACTIVE}, /* MII2_TXCLK */
108*2290fe06SHannes Schmelzer {OFFSET(gpmc_a7), MODE(1) | RXACTIVE}, /* MII2_RXCLK */
109*2290fe06SHannes Schmelzer {OFFSET(gpmc_a8), MODE(1) | RXACTIVE}, /* MII2_RXD3 */
110*2290fe06SHannes Schmelzer {OFFSET(gpmc_a9), MODE(1) | RXACTIVE}, /* MII2_RXD2 */
111*2290fe06SHannes Schmelzer {OFFSET(gpmc_a10), MODE(1) | RXACTIVE}, /* MII2_RXD1 */
112*2290fe06SHannes Schmelzer {OFFSET(gpmc_a11), MODE(1) | RXACTIVE}, /* MII2_RXD0 */
113*2290fe06SHannes Schmelzer {OFFSET(gpmc_wpn), (MODE(1) | RXACTIVE)},/* MII2_RXERR */
114*2290fe06SHannes Schmelzer {OFFSET(gpmc_wait0), (MODE(1) | RXACTIVE | PULLUP_EN)},
115*2290fe06SHannes Schmelzer /*
116*2290fe06SHannes Schmelzer * MII2_CRS is shared with
117*2290fe06SHannes Schmelzer * NAND_WAIT0
118*2290fe06SHannes Schmelzer */
119*2290fe06SHannes Schmelzer {OFFSET(gpmc_be1n), (MODE(1) | RXACTIVE)},/* MII1_COL */
120*2290fe06SHannes Schmelzer {-1},
121*2290fe06SHannes Schmelzer };
122*2290fe06SHannes Schmelzer #ifdef CONFIG_NAND
123*2290fe06SHannes Schmelzer static struct module_pin_mux nand_pin_mux[] = {
124*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
125*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
126*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
127*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
128*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
129*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
130*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
131*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
132*2290fe06SHannes Schmelzer {OFFSET(gpmc_clk), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
133*2290fe06SHannes Schmelzer {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
134*2290fe06SHannes Schmelzer {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
135*2290fe06SHannes Schmelzer {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
136*2290fe06SHannes Schmelzer {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
137*2290fe06SHannes Schmelzer {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
138*2290fe06SHannes Schmelzer {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
139*2290fe06SHannes Schmelzer {-1},
140*2290fe06SHannes Schmelzer };
141*2290fe06SHannes Schmelzer #endif
142*2290fe06SHannes Schmelzer static struct module_pin_mux gpIOs[] = {
143*2290fe06SHannes Schmelzer /* GPIO0_6 (SPI0_CS1) - 3v3_PWR_nEN (Display Power Supply) */
144*2290fe06SHannes Schmelzer {OFFSET(spi0_cs1), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
145*2290fe06SHannes Schmelzer /* TIMER5 (MMC0_DAT3) - TIMER5 (Buzzer) */
146*2290fe06SHannes Schmelzer {OFFSET(mmc0_dat3), (MODE(3) | PULLUDEN | RXACTIVE)},
147*2290fe06SHannes Schmelzer /* TIMER6 (MMC0_DAT2) - PWM_BACK_3V3 */
148*2290fe06SHannes Schmelzer {OFFSET(mmc0_dat2), (MODE(3) | PULLUDEN | RXACTIVE)},
149*2290fe06SHannes Schmelzer /* GPIO2_28 (MMC0_DAT1) - MII_nNAND */
150*2290fe06SHannes Schmelzer {OFFSET(mmc0_dat1), (MODE(7) | PULLUDEN | RXACTIVE)},
151*2290fe06SHannes Schmelzer /* GPIO2_29 (MMC0_DAT0) - NAND_1n0 */
152*2290fe06SHannes Schmelzer {OFFSET(mmc0_dat0), (MODE(7) | PULLUDEN | RXACTIVE)},
153*2290fe06SHannes Schmelzer /* GPIO2_30 (MMC0_CLK) - nRESET (PHY) */
154*2290fe06SHannes Schmelzer {OFFSET(mmc0_clk), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
155*2290fe06SHannes Schmelzer /* GPIO3_18 (MCASP0_ACLKR) - CPLD JTAG TDI */
156*2290fe06SHannes Schmelzer {OFFSET(mcasp0_aclkr), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
157*2290fe06SHannes Schmelzer /* GPIO3_19 (MCASP0_FSR) - CPLD JTAG TMS */
158*2290fe06SHannes Schmelzer {OFFSET(mcasp0_fsr), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
159*2290fe06SHannes Schmelzer /* GPIO3_20 (MCASP0_AXR1) - CPLD JTAG TCK */
160*2290fe06SHannes Schmelzer {OFFSET(mcasp0_axr1), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
161*2290fe06SHannes Schmelzer /* GPIO3_21 (MCASP0_AHCLKX) - CPLD JTAG TDO */
162*2290fe06SHannes Schmelzer {OFFSET(mcasp0_ahclkx), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
163*2290fe06SHannes Schmelzer /* GPIO2_0 (GPMC_nCS3) - DCOK */
164*2290fe06SHannes Schmelzer {OFFSET(gpmc_csn3), (MODE(7) | PULLUDDIS | RXACTIVE) },
165*2290fe06SHannes Schmelzer /* GPIO0_29 (RMII1_REFCLK) - eMMC nRST */
166*2290fe06SHannes Schmelzer {OFFSET(rmii1_refclk), (MODE(7) | PULLUDDIS | RXACTIVE) },
167*2290fe06SHannes Schmelzer /*
168*2290fe06SHannes Schmelzer * GPIO0_7 (PWW0 OUT)
169*2290fe06SHannes Schmelzer * DISPLAY_ONOFF (Backlight Enable at LVDS Versions)
170*2290fe06SHannes Schmelzer */
171*2290fe06SHannes Schmelzer {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN | RXACTIVE)},
172*2290fe06SHannes Schmelzer /* GPIO0_19 (DMA_INTR0) - DISPLAY_MODE (CPLD) */
173*2290fe06SHannes Schmelzer {OFFSET(xdma_event_intr0), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
174*2290fe06SHannes Schmelzer /* GPIO0_20 (DMA_INTR1) - REP-Switch */
175*2290fe06SHannes Schmelzer {OFFSET(xdma_event_intr1), (MODE(7) | PULLUP_EN | RXACTIVE)},
176*2290fe06SHannes Schmelzer /* GPIO3_14 (MCASP0_ACLKX) - frei / PP709 */
177*2290fe06SHannes Schmelzer {OFFSET(mcasp0_aclkx), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE) },
178*2290fe06SHannes Schmelzer /* GPIO3_15 (MCASP0_FSX) - PMIC_nRESET */
179*2290fe06SHannes Schmelzer {OFFSET(mcasp0_fsx), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE) },
180*2290fe06SHannes Schmelzer /* GPIO3_16 (MCASP0_AXR0) - ETH1_LEDY */
181*2290fe06SHannes Schmelzer {OFFSET(mcasp0_axr0), (MODE(7) | PULLUDDIS) },
182*2290fe06SHannes Schmelzer /* GPIO3_17 (MCASP0_AHCLKR) - ETH2_LEDY */
183*2290fe06SHannes Schmelzer {OFFSET(mcasp0_ahclkr), (MODE(7) | PULLUDDIS) },
184*2290fe06SHannes Schmelzer #ifndef CONFIG_NAND
185*2290fe06SHannes Schmelzer /* GPIO2_3 - NAND_OE */
186*2290fe06SHannes Schmelzer {OFFSET(gpmc_oen_ren), (MODE(7) | PULLDOWN_EN | RXACTIVE)},
187*2290fe06SHannes Schmelzer /* GPIO2_4 - NAND_WEN */
188*2290fe06SHannes Schmelzer {OFFSET(gpmc_wen), (MODE(7) | PULLDOWN_EN | RXACTIVE)},
189*2290fe06SHannes Schmelzer /* GPIO2_5 - NAND_BE_CLE */
190*2290fe06SHannes Schmelzer {OFFSET(gpmc_be0n_cle), (MODE(7) | PULLDOWN_EN | RXACTIVE)},
191*2290fe06SHannes Schmelzer #endif
192*2290fe06SHannes Schmelzer {-1},
193*2290fe06SHannes Schmelzer };
194*2290fe06SHannes Schmelzer
195*2290fe06SHannes Schmelzer static struct module_pin_mux lcd_pin_mux[] = {
196*2290fe06SHannes Schmelzer {OFFSET(lcd_data0), (MODE(0) | PULLUDDIS)}, /* LCD-Data(0) */
197*2290fe06SHannes Schmelzer {OFFSET(lcd_data1), (MODE(0) | PULLUDDIS)}, /* LCD-Data(1) */
198*2290fe06SHannes Schmelzer {OFFSET(lcd_data2), (MODE(0) | PULLUDDIS)}, /* LCD-Data(2) */
199*2290fe06SHannes Schmelzer {OFFSET(lcd_data3), (MODE(0) | PULLUDDIS)}, /* LCD-Data(3) */
200*2290fe06SHannes Schmelzer {OFFSET(lcd_data4), (MODE(0) | PULLUDDIS)}, /* LCD-Data(4) */
201*2290fe06SHannes Schmelzer {OFFSET(lcd_data5), (MODE(0) | PULLUDDIS)}, /* LCD-Data(5) */
202*2290fe06SHannes Schmelzer {OFFSET(lcd_data6), (MODE(0) | PULLUDDIS)}, /* LCD-Data(6) */
203*2290fe06SHannes Schmelzer {OFFSET(lcd_data7), (MODE(0) | PULLUDDIS)}, /* LCD-Data(7) */
204*2290fe06SHannes Schmelzer {OFFSET(lcd_data8), (MODE(0) | PULLUDDIS)}, /* LCD-Data(8) */
205*2290fe06SHannes Schmelzer {OFFSET(lcd_data9), (MODE(0) | PULLUDDIS)}, /* LCD-Data(9) */
206*2290fe06SHannes Schmelzer {OFFSET(lcd_data10), (MODE(0) | PULLUDDIS)}, /* LCD-Data(10) */
207*2290fe06SHannes Schmelzer {OFFSET(lcd_data11), (MODE(0) | PULLUDDIS)}, /* LCD-Data(11) */
208*2290fe06SHannes Schmelzer {OFFSET(lcd_data12), (MODE(0) | PULLUDDIS)}, /* LCD-Data(12) */
209*2290fe06SHannes Schmelzer {OFFSET(lcd_data13), (MODE(0) | PULLUDDIS)}, /* LCD-Data(13) */
210*2290fe06SHannes Schmelzer {OFFSET(lcd_data14), (MODE(0) | PULLUDDIS)}, /* LCD-Data(14) */
211*2290fe06SHannes Schmelzer {OFFSET(lcd_data15), (MODE(0) | PULLUDDIS)}, /* LCD-Data(15) */
212*2290fe06SHannes Schmelzer
213*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad8), (MODE(1) | PULLUDDIS)}, /* LCD-Data(16) */
214*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad9), (MODE(1) | PULLUDDIS)}, /* LCD-Data(17) */
215*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad10), (MODE(1) | PULLUDDIS)}, /* LCD-Data(18) */
216*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad11), (MODE(1) | PULLUDDIS)}, /* LCD-Data(19) */
217*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad12), (MODE(1) | PULLUDDIS)}, /* LCD-Data(20) */
218*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad13), (MODE(1) | PULLUDDIS)}, /* LCD-Data(21) */
219*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad14), (MODE(1) | PULLUDDIS)}, /* LCD-Data(22) */
220*2290fe06SHannes Schmelzer {OFFSET(gpmc_ad15), (MODE(1) | PULLUDDIS)}, /* LCD-Data(23) */
221*2290fe06SHannes Schmelzer
222*2290fe06SHannes Schmelzer {OFFSET(lcd_vsync), (MODE(0) | PULLUDDIS)}, /* LCD-VSync */
223*2290fe06SHannes Schmelzer {OFFSET(lcd_hsync), (MODE(0) | PULLUDDIS)}, /* LCD-HSync */
224*2290fe06SHannes Schmelzer {OFFSET(lcd_ac_bias_en), (MODE(0) | PULLUDDIS)},/* LCD-DE */
225*2290fe06SHannes Schmelzer {OFFSET(lcd_pclk), (MODE(0) | PULLUDDIS)}, /* LCD-CLK */
226*2290fe06SHannes Schmelzer
227*2290fe06SHannes Schmelzer {-1},
228*2290fe06SHannes Schmelzer };
229*2290fe06SHannes Schmelzer
enable_uart0_pin_mux(void)230*2290fe06SHannes Schmelzer void enable_uart0_pin_mux(void)
231*2290fe06SHannes Schmelzer {
232*2290fe06SHannes Schmelzer configure_module_pin_mux(uart0_pin_mux);
233*2290fe06SHannes Schmelzer }
234*2290fe06SHannes Schmelzer
enable_i2c_pin_mux(void)235*2290fe06SHannes Schmelzer void enable_i2c_pin_mux(void)
236*2290fe06SHannes Schmelzer {
237*2290fe06SHannes Schmelzer configure_module_pin_mux(i2c0_pin_mux);
238*2290fe06SHannes Schmelzer }
239*2290fe06SHannes Schmelzer
enable_board_pin_mux(void)240*2290fe06SHannes Schmelzer void enable_board_pin_mux(void)
241*2290fe06SHannes Schmelzer {
242*2290fe06SHannes Schmelzer configure_module_pin_mux(i2c0_pin_mux);
243*2290fe06SHannes Schmelzer configure_module_pin_mux(mii1_pin_mux);
244*2290fe06SHannes Schmelzer configure_module_pin_mux(mii2_pin_mux);
245*2290fe06SHannes Schmelzer #ifdef CONFIG_NAND
246*2290fe06SHannes Schmelzer configure_module_pin_mux(nand_pin_mux);
247*2290fe06SHannes Schmelzer #elif defined(CONFIG_MMC)
248*2290fe06SHannes Schmelzer configure_module_pin_mux(mmc1_pin_mux);
249*2290fe06SHannes Schmelzer #endif
250*2290fe06SHannes Schmelzer configure_module_pin_mux(spi0_pin_mux);
251*2290fe06SHannes Schmelzer configure_module_pin_mux(lcd_pin_mux);
252*2290fe06SHannes Schmelzer configure_module_pin_mux(uart1_pin_mux);
253*2290fe06SHannes Schmelzer configure_module_pin_mux(gpIOs);
254*2290fe06SHannes Schmelzer }
255