1*28b48a07SMax Filippov /* 2*28b48a07SMax Filippov * Xtensa processor core configuration information. 3*28b48a07SMax Filippov * This file is autogenerated, please do not edit. 4*28b48a07SMax Filippov * 5*28b48a07SMax Filippov * Copyright (C) 1999-2015 Tensilica Inc. 6*28b48a07SMax Filippov * 7*28b48a07SMax Filippov * SPDX-License-Identifier: GPL-2.0+ 8*28b48a07SMax Filippov */ 9*28b48a07SMax Filippov 10*28b48a07SMax Filippov #ifndef _XTENSA_CORE_CONFIGURATION_H 11*28b48a07SMax Filippov #define _XTENSA_CORE_CONFIGURATION_H 12*28b48a07SMax Filippov 13*28b48a07SMax Filippov 14*28b48a07SMax Filippov /**************************************************************************** 15*28b48a07SMax Filippov Parameters Useful for Any Code, USER or PRIVILEGED 16*28b48a07SMax Filippov ****************************************************************************/ 17*28b48a07SMax Filippov 18*28b48a07SMax Filippov /* 19*28b48a07SMax Filippov * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is 20*28b48a07SMax Filippov * configured, and a value of 0 otherwise. These macros are always defined. 21*28b48a07SMax Filippov */ 22*28b48a07SMax Filippov 23*28b48a07SMax Filippov 24*28b48a07SMax Filippov /*---------------------------------------------------------------------- 25*28b48a07SMax Filippov ISA 26*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 27*28b48a07SMax Filippov 28*28b48a07SMax Filippov #define XCHAL_HAVE_BE 0 /* big-endian byte ordering */ 29*28b48a07SMax Filippov #define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */ 30*28b48a07SMax Filippov #define XCHAL_NUM_AREGS 32 /* num of physical addr regs */ 31*28b48a07SMax Filippov #define XCHAL_NUM_AREGS_LOG2 5 /* log2(XCHAL_NUM_AREGS) */ 32*28b48a07SMax Filippov #define XCHAL_MAX_INSTRUCTION_SIZE 3 /* max instr bytes (3..8) */ 33*28b48a07SMax Filippov #define XCHAL_HAVE_DEBUG 1 /* debug option */ 34*28b48a07SMax Filippov #define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */ 35*28b48a07SMax Filippov #define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */ 36*28b48a07SMax Filippov #define XCHAL_LOOP_BUFFER_SIZE 0 /* zero-ov. loop instr buffer size */ 37*28b48a07SMax Filippov #define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */ 38*28b48a07SMax Filippov #define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */ 39*28b48a07SMax Filippov #define XCHAL_HAVE_SEXT 1 /* SEXT instruction */ 40*28b48a07SMax Filippov #define XCHAL_HAVE_DEPBITS 0 /* DEPBITS instruction */ 41*28b48a07SMax Filippov #define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */ 42*28b48a07SMax Filippov #define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */ 43*28b48a07SMax Filippov #define XCHAL_HAVE_MUL32 1 /* MULL instruction */ 44*28b48a07SMax Filippov #define XCHAL_HAVE_MUL32_HIGH 0 /* MULUH/MULSH instructions */ 45*28b48a07SMax Filippov #define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */ 46*28b48a07SMax Filippov #define XCHAL_HAVE_L32R 1 /* L32R instruction */ 47*28b48a07SMax Filippov #define XCHAL_HAVE_ABSOLUTE_LITERALS 0 /* non-PC-rel (extended) L32R */ 48*28b48a07SMax Filippov #define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */ 49*28b48a07SMax Filippov #define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */ 50*28b48a07SMax Filippov #define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */ 51*28b48a07SMax Filippov #define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */ 52*28b48a07SMax Filippov #define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */ 53*28b48a07SMax Filippov #define XCHAL_HAVE_ABS 1 /* ABS instruction */ 54*28b48a07SMax Filippov /*#define XCHAL_HAVE_POPC 0*/ /* POPC instruction */ 55*28b48a07SMax Filippov /*#define XCHAL_HAVE_CRC 0*/ /* CRC instruction */ 56*28b48a07SMax Filippov #define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */ 57*28b48a07SMax Filippov #define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */ 58*28b48a07SMax Filippov #define XCHAL_HAVE_SPECULATION 0 /* speculation */ 59*28b48a07SMax Filippov #define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */ 60*28b48a07SMax Filippov #define XCHAL_NUM_CONTEXTS 1 /* */ 61*28b48a07SMax Filippov #define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */ 62*28b48a07SMax Filippov #define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */ 63*28b48a07SMax Filippov #define XCHAL_HAVE_PRID 1 /* processor ID register */ 64*28b48a07SMax Filippov #define XCHAL_HAVE_EXTERN_REGS 1 /* WER/RER instructions */ 65*28b48a07SMax Filippov #define XCHAL_HAVE_MX 0 /* MX core (Tensilica internal) */ 66*28b48a07SMax Filippov #define XCHAL_HAVE_MP_INTERRUPTS 0 /* interrupt distributor port */ 67*28b48a07SMax Filippov #define XCHAL_HAVE_MP_RUNSTALL 0 /* core RunStall control port */ 68*28b48a07SMax Filippov #define XCHAL_HAVE_PSO 0 /* Power Shut-Off */ 69*28b48a07SMax Filippov #define XCHAL_HAVE_PSO_CDM 0 /* core/debug/mem pwr domains */ 70*28b48a07SMax Filippov #define XCHAL_HAVE_PSO_FULL_RETENTION 0 /* all regs preserved on PSO */ 71*28b48a07SMax Filippov #define XCHAL_HAVE_THREADPTR 0 /* THREADPTR register */ 72*28b48a07SMax Filippov #define XCHAL_HAVE_BOOLEANS 0 /* boolean registers */ 73*28b48a07SMax Filippov #define XCHAL_HAVE_CP 0 /* CPENABLE reg (coprocessor) */ 74*28b48a07SMax Filippov #define XCHAL_CP_MAXCFG 0 /* max allowed cp id plus one */ 75*28b48a07SMax Filippov #define XCHAL_HAVE_MAC16 1 /* MAC16 package */ 76*28b48a07SMax Filippov 77*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION 0 /* Fusion*/ 78*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_FP 0 /* Fusion FP option */ 79*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_LOW_POWER 0 /* Fusion Low Power option */ 80*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_AES 0 /* Fusion BLE/Wifi AES-128 CCM option */ 81*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_CONVENC 0 /* Fusion Conv Encode option */ 82*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_LFSR_CRC 0 /* Fusion LFSR-CRC option */ 83*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_BITOPS 0 /* Fusion Bit Operations Support option */ 84*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_AVS 0 /* Fusion AVS option */ 85*28b48a07SMax Filippov #define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0 /* Fusion 16-bit Baseband option */ 86*28b48a07SMax Filippov #define XCHAL_HAVE_HIFIPRO 0 /* HiFiPro Audio Engine pkg */ 87*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI4 0 /* HiFi4 Audio Engine pkg */ 88*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI4_VFPU 0 /* HiFi4 Audio Engine VFPU option */ 89*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI3 0 /* HiFi3 Audio Engine pkg */ 90*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI3_VFPU 0 /* HiFi3 Audio Engine VFPU option */ 91*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */ 92*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI2EP 0 /* HiFi2EP */ 93*28b48a07SMax Filippov #define XCHAL_HAVE_HIFI_MINI 0 94*28b48a07SMax Filippov 95*28b48a07SMax Filippov 96*28b48a07SMax Filippov #define XCHAL_HAVE_VECTORFPU2005 0 /* vector or user floating-point pkg */ 97*28b48a07SMax Filippov #define XCHAL_HAVE_USER_DPFPU 0 /* user DP floating-point pkg */ 98*28b48a07SMax Filippov #define XCHAL_HAVE_USER_SPFPU 0 /* user DP floating-point pkg */ 99*28b48a07SMax Filippov #define XCHAL_HAVE_FP 0 /* single prec floating point */ 100*28b48a07SMax Filippov #define XCHAL_HAVE_FP_DIV 0 /* FP with DIV instructions */ 101*28b48a07SMax Filippov #define XCHAL_HAVE_FP_RECIP 0 /* FP with RECIP instructions */ 102*28b48a07SMax Filippov #define XCHAL_HAVE_FP_SQRT 0 /* FP with SQRT instructions */ 103*28b48a07SMax Filippov #define XCHAL_HAVE_FP_RSQRT 0 /* FP with RSQRT instructions */ 104*28b48a07SMax Filippov #define XCHAL_HAVE_DFP 0 /* double precision FP pkg */ 105*28b48a07SMax Filippov #define XCHAL_HAVE_DFP_DIV 0 /* DFP with DIV instructions */ 106*28b48a07SMax Filippov #define XCHAL_HAVE_DFP_RECIP 0 /* DFP with RECIP instructions*/ 107*28b48a07SMax Filippov #define XCHAL_HAVE_DFP_SQRT 0 /* DFP with SQRT instructions */ 108*28b48a07SMax Filippov #define XCHAL_HAVE_DFP_RSQRT 0 /* DFP with RSQRT instructions*/ 109*28b48a07SMax Filippov #define XCHAL_HAVE_DFP_ACCEL 0 /* double precision FP acceleration pkg */ 110*28b48a07SMax Filippov #define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL /* for backward compatibility */ 111*28b48a07SMax Filippov 112*28b48a07SMax Filippov #define XCHAL_HAVE_DFPU_SINGLE_ONLY 0 /* DFPU Coprocessor, single precision only */ 113*28b48a07SMax Filippov #define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0 /* DFPU Coprocessor, single and double precision */ 114*28b48a07SMax Filippov #define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */ 115*28b48a07SMax Filippov #define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */ 116*28b48a07SMax Filippov #define XCHAL_HAVE_PDX4 0 /* PDX4 */ 117*28b48a07SMax Filippov #define XCHAL_HAVE_CONNXD2 0 /* ConnX D2 pkg */ 118*28b48a07SMax Filippov #define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0 /* ConnX D2 & Dual LoadStore Flix */ 119*28b48a07SMax Filippov #define XCHAL_HAVE_BBE16 0 /* ConnX BBE16 pkg */ 120*28b48a07SMax Filippov #define XCHAL_HAVE_BBE16_RSQRT 0 /* BBE16 & vector recip sqrt */ 121*28b48a07SMax Filippov #define XCHAL_HAVE_BBE16_VECDIV 0 /* BBE16 & vector divide */ 122*28b48a07SMax Filippov #define XCHAL_HAVE_BBE16_DESPREAD 0 /* BBE16 & despread */ 123*28b48a07SMax Filippov #define XCHAL_HAVE_BBENEP 0 /* ConnX BBENEP pkgs */ 124*28b48a07SMax Filippov #define XCHAL_HAVE_BSP3 0 /* ConnX BSP3 pkg */ 125*28b48a07SMax Filippov #define XCHAL_HAVE_BSP3_TRANSPOSE 0 /* BSP3 & transpose32x32 */ 126*28b48a07SMax Filippov #define XCHAL_HAVE_SSP16 0 /* ConnX SSP16 pkg */ 127*28b48a07SMax Filippov #define XCHAL_HAVE_SSP16_VITERBI 0 /* SSP16 & viterbi */ 128*28b48a07SMax Filippov #define XCHAL_HAVE_TURBO16 0 /* ConnX Turbo16 pkg */ 129*28b48a07SMax Filippov #define XCHAL_HAVE_BBP16 0 /* ConnX BBP16 pkg */ 130*28b48a07SMax Filippov #define XCHAL_HAVE_FLIX3 0 /* basic 3-way FLIX option */ 131*28b48a07SMax Filippov #define XCHAL_HAVE_GRIVPEP 0 /* GRIVPEP is General Release of IVPEP */ 132*28b48a07SMax Filippov #define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0 /* Histogram option on GRIVPEP */ 133*28b48a07SMax Filippov 134*28b48a07SMax Filippov 135*28b48a07SMax Filippov /*---------------------------------------------------------------------- 136*28b48a07SMax Filippov MISC 137*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 138*28b48a07SMax Filippov 139*28b48a07SMax Filippov #define XCHAL_NUM_LOADSTORE_UNITS 1 /* load/store units */ 140*28b48a07SMax Filippov #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */ 141*28b48a07SMax Filippov #define XCHAL_INST_FETCH_WIDTH 4 /* instr-fetch width in bytes */ 142*28b48a07SMax Filippov #define XCHAL_DATA_WIDTH 4 /* data width in bytes */ 143*28b48a07SMax Filippov #define XCHAL_DATA_PIPE_DELAY 1 /* d-side pipeline delay 144*28b48a07SMax Filippov (1 = 5-stage, 2 = 7-stage) */ 145*28b48a07SMax Filippov #define XCHAL_CLOCK_GATING_GLOBAL 0 /* global clock gating */ 146*28b48a07SMax Filippov #define XCHAL_CLOCK_GATING_FUNCUNIT 0 /* funct. unit clock gating */ 147*28b48a07SMax Filippov /* In T1050, applies to selected core load and store instructions (see ISA): */ 148*28b48a07SMax Filippov #define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */ 149*28b48a07SMax Filippov #define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/ 150*28b48a07SMax Filippov #define XCHAL_UNALIGNED_LOAD_HW 0 /* unaligned loads work in hw */ 151*28b48a07SMax Filippov #define XCHAL_UNALIGNED_STORE_HW 0 /* unaligned stores work in hw*/ 152*28b48a07SMax Filippov 153*28b48a07SMax Filippov #define XCHAL_SW_VERSION 1100002 /* sw version of this header */ 154*28b48a07SMax Filippov 155*28b48a07SMax Filippov #define XCHAL_CORE_ID "de212" /* alphanum core name 156*28b48a07SMax Filippov (CoreID) set in the Xtensa 157*28b48a07SMax Filippov Processor Generator */ 158*28b48a07SMax Filippov 159*28b48a07SMax Filippov #define XCHAL_BUILD_UNIQUE_ID 0x0005A985 /* 22-bit sw build ID */ 160*28b48a07SMax Filippov 161*28b48a07SMax Filippov /* 162*28b48a07SMax Filippov * These definitions describe the hardware targeted by this software. 163*28b48a07SMax Filippov */ 164*28b48a07SMax Filippov #define XCHAL_HW_CONFIGID0 0xC283DFFE /* ConfigID hi 32 bits*/ 165*28b48a07SMax Filippov #define XCHAL_HW_CONFIGID1 0x1C85A985 /* ConfigID lo 32 bits*/ 166*28b48a07SMax Filippov #define XCHAL_HW_VERSION_NAME "LX6.0.2" /* full version name */ 167*28b48a07SMax Filippov #define XCHAL_HW_VERSION_MAJOR 2600 /* major ver# of targeted hw */ 168*28b48a07SMax Filippov #define XCHAL_HW_VERSION_MINOR 2 /* minor ver# of targeted hw */ 169*28b48a07SMax Filippov #define XCHAL_HW_VERSION 260002 /* major*100+minor */ 170*28b48a07SMax Filippov #define XCHAL_HW_REL_LX6 1 171*28b48a07SMax Filippov #define XCHAL_HW_REL_LX6_0 1 172*28b48a07SMax Filippov #define XCHAL_HW_REL_LX6_0_2 1 173*28b48a07SMax Filippov #define XCHAL_HW_CONFIGID_RELIABLE 1 174*28b48a07SMax Filippov /* If software targets a *range* of hardware versions, these are the bounds: */ 175*28b48a07SMax Filippov #define XCHAL_HW_MIN_VERSION_MAJOR 2600 /* major v of earliest tgt hw */ 176*28b48a07SMax Filippov #define XCHAL_HW_MIN_VERSION_MINOR 2 /* minor v of earliest tgt hw */ 177*28b48a07SMax Filippov #define XCHAL_HW_MIN_VERSION 260002 /* earliest targeted hw */ 178*28b48a07SMax Filippov #define XCHAL_HW_MAX_VERSION_MAJOR 2600 /* major v of latest tgt hw */ 179*28b48a07SMax Filippov #define XCHAL_HW_MAX_VERSION_MINOR 2 /* minor v of latest tgt hw */ 180*28b48a07SMax Filippov #define XCHAL_HW_MAX_VERSION 260002 /* latest targeted hw */ 181*28b48a07SMax Filippov 182*28b48a07SMax Filippov 183*28b48a07SMax Filippov /*---------------------------------------------------------------------- 184*28b48a07SMax Filippov CACHE 185*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 186*28b48a07SMax Filippov 187*28b48a07SMax Filippov #define XCHAL_ICACHE_LINESIZE 32 /* I-cache line size in bytes */ 188*28b48a07SMax Filippov #define XCHAL_DCACHE_LINESIZE 32 /* D-cache line size in bytes */ 189*28b48a07SMax Filippov #define XCHAL_ICACHE_LINEWIDTH 5 /* log2(I line size in bytes) */ 190*28b48a07SMax Filippov #define XCHAL_DCACHE_LINEWIDTH 5 /* log2(D line size in bytes) */ 191*28b48a07SMax Filippov 192*28b48a07SMax Filippov #define XCHAL_ICACHE_SIZE 8192 /* I-cache size in bytes or 0 */ 193*28b48a07SMax Filippov #define XCHAL_DCACHE_SIZE 8192 /* D-cache size in bytes or 0 */ 194*28b48a07SMax Filippov 195*28b48a07SMax Filippov #define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */ 196*28b48a07SMax Filippov #define XCHAL_DCACHE_IS_COHERENT 0 /* MP coherence feature */ 197*28b48a07SMax Filippov 198*28b48a07SMax Filippov #define XCHAL_HAVE_PREFETCH 0 /* PREFCTL register */ 199*28b48a07SMax Filippov #define XCHAL_HAVE_PREFETCH_L1 0 /* prefetch to L1 dcache */ 200*28b48a07SMax Filippov #define XCHAL_PREFETCH_CASTOUT_LINES 0 /* dcache pref. castout bufsz */ 201*28b48a07SMax Filippov #define XCHAL_PREFETCH_ENTRIES 0 /* cache prefetch entries */ 202*28b48a07SMax Filippov #define XCHAL_PREFETCH_BLOCK_ENTRIES 0 /* prefetch block streams */ 203*28b48a07SMax Filippov #define XCHAL_HAVE_CACHE_BLOCKOPS 0 /* block prefetch for caches */ 204*28b48a07SMax Filippov #define XCHAL_HAVE_ICACHE_TEST 1 /* Icache test instructions */ 205*28b48a07SMax Filippov #define XCHAL_HAVE_DCACHE_TEST 1 /* Dcache test instructions */ 206*28b48a07SMax Filippov #define XCHAL_HAVE_ICACHE_DYN_WAYS 0 /* Icache dynamic way support */ 207*28b48a07SMax Filippov #define XCHAL_HAVE_DCACHE_DYN_WAYS 0 /* Dcache dynamic way support */ 208*28b48a07SMax Filippov 209*28b48a07SMax Filippov 210*28b48a07SMax Filippov 211*28b48a07SMax Filippov 212*28b48a07SMax Filippov /**************************************************************************** 213*28b48a07SMax Filippov Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code 214*28b48a07SMax Filippov ****************************************************************************/ 215*28b48a07SMax Filippov 216*28b48a07SMax Filippov 217*28b48a07SMax Filippov #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY 218*28b48a07SMax Filippov 219*28b48a07SMax Filippov /*---------------------------------------------------------------------- 220*28b48a07SMax Filippov CACHE 221*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 222*28b48a07SMax Filippov 223*28b48a07SMax Filippov #define XCHAL_HAVE_PIF 1 /* any outbound PIF present */ 224*28b48a07SMax Filippov 225*28b48a07SMax Filippov /* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */ 226*28b48a07SMax Filippov 227*28b48a07SMax Filippov /* Number of cache sets in log2(lines per way): */ 228*28b48a07SMax Filippov #define XCHAL_ICACHE_SETWIDTH 7 229*28b48a07SMax Filippov #define XCHAL_DCACHE_SETWIDTH 7 230*28b48a07SMax Filippov 231*28b48a07SMax Filippov /* Cache set associativity (number of ways): */ 232*28b48a07SMax Filippov #define XCHAL_ICACHE_WAYS 2 233*28b48a07SMax Filippov #define XCHAL_DCACHE_WAYS 2 234*28b48a07SMax Filippov 235*28b48a07SMax Filippov /* Cache features: */ 236*28b48a07SMax Filippov #define XCHAL_ICACHE_LINE_LOCKABLE 1 237*28b48a07SMax Filippov #define XCHAL_DCACHE_LINE_LOCKABLE 1 238*28b48a07SMax Filippov #define XCHAL_ICACHE_ECC_PARITY 0 239*28b48a07SMax Filippov #define XCHAL_DCACHE_ECC_PARITY 0 240*28b48a07SMax Filippov 241*28b48a07SMax Filippov /* Cache access size in bytes (affects operation of SICW instruction): */ 242*28b48a07SMax Filippov #define XCHAL_ICACHE_ACCESS_SIZE 4 243*28b48a07SMax Filippov #define XCHAL_DCACHE_ACCESS_SIZE 4 244*28b48a07SMax Filippov 245*28b48a07SMax Filippov #define XCHAL_DCACHE_BANKS 1 /* number of banks */ 246*28b48a07SMax Filippov 247*28b48a07SMax Filippov /* Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits): */ 248*28b48a07SMax Filippov #define XCHAL_CA_BITS 4 249*28b48a07SMax Filippov 250*28b48a07SMax Filippov /* Whether MEMCTL register has anything useful */ 251*28b48a07SMax Filippov #define XCHAL_USE_MEMCTL (((XCHAL_LOOP_BUFFER_SIZE > 0) || \ 252*28b48a07SMax Filippov XCHAL_DCACHE_IS_COHERENT || \ 253*28b48a07SMax Filippov XCHAL_HAVE_ICACHE_DYN_WAYS || \ 254*28b48a07SMax Filippov XCHAL_HAVE_DCACHE_DYN_WAYS) && \ 255*28b48a07SMax Filippov (XCHAL_HW_MIN_VERSION >= XTENSA_HWVERSION_RE_2012_0)) 256*28b48a07SMax Filippov 257*28b48a07SMax Filippov 258*28b48a07SMax Filippov /*---------------------------------------------------------------------- 259*28b48a07SMax Filippov INTERNAL I/D RAM/ROMs and XLMI 260*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 261*28b48a07SMax Filippov 262*28b48a07SMax Filippov #define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */ 263*28b48a07SMax Filippov #define XCHAL_NUM_INSTRAM 1 /* number of core instr. RAMs */ 264*28b48a07SMax Filippov #define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */ 265*28b48a07SMax Filippov #define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */ 266*28b48a07SMax Filippov #define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/ 267*28b48a07SMax Filippov #define XCHAL_NUM_XLMI 1 /* number of core XLMI ports */ 268*28b48a07SMax Filippov 269*28b48a07SMax Filippov /* Instruction RAM 0: */ 270*28b48a07SMax Filippov #define XCHAL_INSTRAM0_VADDR 0x40000000 /* virtual address */ 271*28b48a07SMax Filippov #define XCHAL_INSTRAM0_PADDR 0x40000000 /* physical address */ 272*28b48a07SMax Filippov #define XCHAL_INSTRAM0_SIZE 131072 /* size in bytes */ 273*28b48a07SMax Filippov #define XCHAL_INSTRAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ 274*28b48a07SMax Filippov 275*28b48a07SMax Filippov /* Data RAM 0: */ 276*28b48a07SMax Filippov #define XCHAL_DATARAM0_VADDR 0x3FFE0000 /* virtual address */ 277*28b48a07SMax Filippov #define XCHAL_DATARAM0_PADDR 0x3FFE0000 /* physical address */ 278*28b48a07SMax Filippov #define XCHAL_DATARAM0_SIZE 131072 /* size in bytes */ 279*28b48a07SMax Filippov #define XCHAL_DATARAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ 280*28b48a07SMax Filippov #define XCHAL_DATARAM0_BANKS 1 /* number of banks */ 281*28b48a07SMax Filippov 282*28b48a07SMax Filippov /* XLMI Port 0: */ 283*28b48a07SMax Filippov #define XCHAL_XLMI0_VADDR 0x3FFC0000 /* virtual address */ 284*28b48a07SMax Filippov #define XCHAL_XLMI0_PADDR 0x3FFC0000 /* physical address */ 285*28b48a07SMax Filippov #define XCHAL_XLMI0_SIZE 131072 /* size in bytes */ 286*28b48a07SMax Filippov #define XCHAL_XLMI0_ECC_PARITY 0 /* ECC/parity type, 0=none */ 287*28b48a07SMax Filippov 288*28b48a07SMax Filippov #define XCHAL_HAVE_IMEM_LOADSTORE 1 /* can load/store to IROM/IRAM*/ 289*28b48a07SMax Filippov 290*28b48a07SMax Filippov 291*28b48a07SMax Filippov /*---------------------------------------------------------------------- 292*28b48a07SMax Filippov INTERRUPTS and TIMERS 293*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 294*28b48a07SMax Filippov 295*28b48a07SMax Filippov #define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */ 296*28b48a07SMax Filippov #define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */ 297*28b48a07SMax Filippov #define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */ 298*28b48a07SMax Filippov #define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */ 299*28b48a07SMax Filippov #define XCHAL_NUM_TIMERS 3 /* number of CCOMPAREn regs */ 300*28b48a07SMax Filippov #define XCHAL_NUM_INTERRUPTS 22 /* number of interrupts */ 301*28b48a07SMax Filippov #define XCHAL_NUM_INTERRUPTS_LOG2 5 /* ceil(log2(NUM_INTERRUPTS)) */ 302*28b48a07SMax Filippov #define XCHAL_NUM_EXTINTERRUPTS 17 /* num of external interrupts */ 303*28b48a07SMax Filippov #define XCHAL_NUM_INTLEVELS 6 /* number of interrupt levels 304*28b48a07SMax Filippov (not including level zero) */ 305*28b48a07SMax Filippov #define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */ 306*28b48a07SMax Filippov /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */ 307*28b48a07SMax Filippov 308*28b48a07SMax Filippov /* Masks of interrupts at each interrupt level: */ 309*28b48a07SMax Filippov #define XCHAL_INTLEVEL1_MASK 0x001F80FF 310*28b48a07SMax Filippov #define XCHAL_INTLEVEL2_MASK 0x00000100 311*28b48a07SMax Filippov #define XCHAL_INTLEVEL3_MASK 0x00200E00 312*28b48a07SMax Filippov #define XCHAL_INTLEVEL4_MASK 0x00001000 313*28b48a07SMax Filippov #define XCHAL_INTLEVEL5_MASK 0x00002000 314*28b48a07SMax Filippov #define XCHAL_INTLEVEL6_MASK 0x00000000 315*28b48a07SMax Filippov #define XCHAL_INTLEVEL7_MASK 0x00004000 316*28b48a07SMax Filippov 317*28b48a07SMax Filippov /* Masks of interrupts at each range 1..n of interrupt levels: */ 318*28b48a07SMax Filippov #define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x001F80FF 319*28b48a07SMax Filippov #define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x001F81FF 320*28b48a07SMax Filippov #define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x003F8FFF 321*28b48a07SMax Filippov #define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x003F9FFF 322*28b48a07SMax Filippov #define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x003FBFFF 323*28b48a07SMax Filippov #define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x003FBFFF 324*28b48a07SMax Filippov #define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x003FFFFF 325*28b48a07SMax Filippov 326*28b48a07SMax Filippov /* Level of each interrupt: */ 327*28b48a07SMax Filippov #define XCHAL_INT0_LEVEL 1 328*28b48a07SMax Filippov #define XCHAL_INT1_LEVEL 1 329*28b48a07SMax Filippov #define XCHAL_INT2_LEVEL 1 330*28b48a07SMax Filippov #define XCHAL_INT3_LEVEL 1 331*28b48a07SMax Filippov #define XCHAL_INT4_LEVEL 1 332*28b48a07SMax Filippov #define XCHAL_INT5_LEVEL 1 333*28b48a07SMax Filippov #define XCHAL_INT6_LEVEL 1 334*28b48a07SMax Filippov #define XCHAL_INT7_LEVEL 1 335*28b48a07SMax Filippov #define XCHAL_INT8_LEVEL 2 336*28b48a07SMax Filippov #define XCHAL_INT9_LEVEL 3 337*28b48a07SMax Filippov #define XCHAL_INT10_LEVEL 3 338*28b48a07SMax Filippov #define XCHAL_INT11_LEVEL 3 339*28b48a07SMax Filippov #define XCHAL_INT12_LEVEL 4 340*28b48a07SMax Filippov #define XCHAL_INT13_LEVEL 5 341*28b48a07SMax Filippov #define XCHAL_INT14_LEVEL 7 342*28b48a07SMax Filippov #define XCHAL_INT15_LEVEL 1 343*28b48a07SMax Filippov #define XCHAL_INT16_LEVEL 1 344*28b48a07SMax Filippov #define XCHAL_INT17_LEVEL 1 345*28b48a07SMax Filippov #define XCHAL_INT18_LEVEL 1 346*28b48a07SMax Filippov #define XCHAL_INT19_LEVEL 1 347*28b48a07SMax Filippov #define XCHAL_INT20_LEVEL 1 348*28b48a07SMax Filippov #define XCHAL_INT21_LEVEL 3 349*28b48a07SMax Filippov #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ 350*28b48a07SMax Filippov #define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */ 351*28b48a07SMax Filippov #define XCHAL_NMILEVEL 7 /* NMI "level" (for use with 352*28b48a07SMax Filippov EXCSAVE/EPS/EPC_n, RFI n) */ 353*28b48a07SMax Filippov 354*28b48a07SMax Filippov /* Type of each interrupt: */ 355*28b48a07SMax Filippov #define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 356*28b48a07SMax Filippov #define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 357*28b48a07SMax Filippov #define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 358*28b48a07SMax Filippov #define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 359*28b48a07SMax Filippov #define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 360*28b48a07SMax Filippov #define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 361*28b48a07SMax Filippov #define XCHAL_INT6_TYPE XTHAL_INTTYPE_TIMER 362*28b48a07SMax Filippov #define XCHAL_INT7_TYPE XTHAL_INTTYPE_SOFTWARE 363*28b48a07SMax Filippov #define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 364*28b48a07SMax Filippov #define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 365*28b48a07SMax Filippov #define XCHAL_INT10_TYPE XTHAL_INTTYPE_TIMER 366*28b48a07SMax Filippov #define XCHAL_INT11_TYPE XTHAL_INTTYPE_SOFTWARE 367*28b48a07SMax Filippov #define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 368*28b48a07SMax Filippov #define XCHAL_INT13_TYPE XTHAL_INTTYPE_TIMER 369*28b48a07SMax Filippov #define XCHAL_INT14_TYPE XTHAL_INTTYPE_NMI 370*28b48a07SMax Filippov #define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_EDGE 371*28b48a07SMax Filippov #define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_EDGE 372*28b48a07SMax Filippov #define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_EDGE 373*28b48a07SMax Filippov #define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_EDGE 374*28b48a07SMax Filippov #define XCHAL_INT19_TYPE XTHAL_INTTYPE_EXTERN_EDGE 375*28b48a07SMax Filippov #define XCHAL_INT20_TYPE XTHAL_INTTYPE_EXTERN_EDGE 376*28b48a07SMax Filippov #define XCHAL_INT21_TYPE XTHAL_INTTYPE_EXTERN_EDGE 377*28b48a07SMax Filippov 378*28b48a07SMax Filippov /* Masks of interrupts for each type of interrupt: */ 379*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000 380*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000880 381*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x003F8000 382*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F 383*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_TIMER 0x00002440 384*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_NMI 0x00004000 385*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000 386*28b48a07SMax Filippov #define XCHAL_INTTYPE_MASK_PROFILING 0x00000000 387*28b48a07SMax Filippov 388*28b48a07SMax Filippov /* Interrupt numbers assigned to specific interrupt sources: */ 389*28b48a07SMax Filippov #define XCHAL_TIMER0_INTERRUPT 6 /* CCOMPARE0 */ 390*28b48a07SMax Filippov #define XCHAL_TIMER1_INTERRUPT 10 /* CCOMPARE1 */ 391*28b48a07SMax Filippov #define XCHAL_TIMER2_INTERRUPT 13 /* CCOMPARE2 */ 392*28b48a07SMax Filippov #define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED 393*28b48a07SMax Filippov #define XCHAL_NMI_INTERRUPT 14 /* non-maskable interrupt */ 394*28b48a07SMax Filippov 395*28b48a07SMax Filippov /* Interrupt numbers for levels at which only one interrupt is configured: */ 396*28b48a07SMax Filippov #define XCHAL_INTLEVEL2_NUM 8 397*28b48a07SMax Filippov #define XCHAL_INTLEVEL4_NUM 12 398*28b48a07SMax Filippov #define XCHAL_INTLEVEL5_NUM 13 399*28b48a07SMax Filippov #define XCHAL_INTLEVEL7_NUM 14 400*28b48a07SMax Filippov /* (There are many interrupts each at level(s) 1, 3.) */ 401*28b48a07SMax Filippov 402*28b48a07SMax Filippov 403*28b48a07SMax Filippov /* 404*28b48a07SMax Filippov * External interrupt mapping. 405*28b48a07SMax Filippov * These macros describe how Xtensa processor interrupt numbers 406*28b48a07SMax Filippov * (as numbered internally, eg. in INTERRUPT and INTENABLE registers) 407*28b48a07SMax Filippov * map to external BInterrupt<n> pins, for those interrupts 408*28b48a07SMax Filippov * configured as external (level-triggered, edge-triggered, or NMI). 409*28b48a07SMax Filippov * See the Xtensa processor databook for more details. 410*28b48a07SMax Filippov */ 411*28b48a07SMax Filippov 412*28b48a07SMax Filippov /* Core interrupt numbers mapped to each EXTERNAL BInterrupt pin number: */ 413*28b48a07SMax Filippov #define XCHAL_EXTINT0_NUM 0 /* (intlevel 1) */ 414*28b48a07SMax Filippov #define XCHAL_EXTINT1_NUM 1 /* (intlevel 1) */ 415*28b48a07SMax Filippov #define XCHAL_EXTINT2_NUM 2 /* (intlevel 1) */ 416*28b48a07SMax Filippov #define XCHAL_EXTINT3_NUM 3 /* (intlevel 1) */ 417*28b48a07SMax Filippov #define XCHAL_EXTINT4_NUM 4 /* (intlevel 1) */ 418*28b48a07SMax Filippov #define XCHAL_EXTINT5_NUM 5 /* (intlevel 1) */ 419*28b48a07SMax Filippov #define XCHAL_EXTINT6_NUM 8 /* (intlevel 2) */ 420*28b48a07SMax Filippov #define XCHAL_EXTINT7_NUM 9 /* (intlevel 3) */ 421*28b48a07SMax Filippov #define XCHAL_EXTINT8_NUM 12 /* (intlevel 4) */ 422*28b48a07SMax Filippov #define XCHAL_EXTINT9_NUM 14 /* (intlevel 7) */ 423*28b48a07SMax Filippov #define XCHAL_EXTINT10_NUM 15 /* (intlevel 1) */ 424*28b48a07SMax Filippov #define XCHAL_EXTINT11_NUM 16 /* (intlevel 1) */ 425*28b48a07SMax Filippov #define XCHAL_EXTINT12_NUM 17 /* (intlevel 1) */ 426*28b48a07SMax Filippov #define XCHAL_EXTINT13_NUM 18 /* (intlevel 1) */ 427*28b48a07SMax Filippov #define XCHAL_EXTINT14_NUM 19 /* (intlevel 1) */ 428*28b48a07SMax Filippov #define XCHAL_EXTINT15_NUM 20 /* (intlevel 1) */ 429*28b48a07SMax Filippov #define XCHAL_EXTINT16_NUM 21 /* (intlevel 3) */ 430*28b48a07SMax Filippov /* EXTERNAL BInterrupt pin numbers mapped to each core interrupt number: */ 431*28b48a07SMax Filippov #define XCHAL_INT0_EXTNUM 0 /* (intlevel 1) */ 432*28b48a07SMax Filippov #define XCHAL_INT1_EXTNUM 1 /* (intlevel 1) */ 433*28b48a07SMax Filippov #define XCHAL_INT2_EXTNUM 2 /* (intlevel 1) */ 434*28b48a07SMax Filippov #define XCHAL_INT3_EXTNUM 3 /* (intlevel 1) */ 435*28b48a07SMax Filippov #define XCHAL_INT4_EXTNUM 4 /* (intlevel 1) */ 436*28b48a07SMax Filippov #define XCHAL_INT5_EXTNUM 5 /* (intlevel 1) */ 437*28b48a07SMax Filippov #define XCHAL_INT8_EXTNUM 6 /* (intlevel 2) */ 438*28b48a07SMax Filippov #define XCHAL_INT9_EXTNUM 7 /* (intlevel 3) */ 439*28b48a07SMax Filippov #define XCHAL_INT12_EXTNUM 8 /* (intlevel 4) */ 440*28b48a07SMax Filippov #define XCHAL_INT14_EXTNUM 9 /* (intlevel 7) */ 441*28b48a07SMax Filippov #define XCHAL_INT15_EXTNUM 10 /* (intlevel 1) */ 442*28b48a07SMax Filippov #define XCHAL_INT16_EXTNUM 11 /* (intlevel 1) */ 443*28b48a07SMax Filippov #define XCHAL_INT17_EXTNUM 12 /* (intlevel 1) */ 444*28b48a07SMax Filippov #define XCHAL_INT18_EXTNUM 13 /* (intlevel 1) */ 445*28b48a07SMax Filippov #define XCHAL_INT19_EXTNUM 14 /* (intlevel 1) */ 446*28b48a07SMax Filippov #define XCHAL_INT20_EXTNUM 15 /* (intlevel 1) */ 447*28b48a07SMax Filippov #define XCHAL_INT21_EXTNUM 16 /* (intlevel 3) */ 448*28b48a07SMax Filippov 449*28b48a07SMax Filippov 450*28b48a07SMax Filippov /*---------------------------------------------------------------------- 451*28b48a07SMax Filippov EXCEPTIONS and VECTORS 452*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 453*28b48a07SMax Filippov 454*28b48a07SMax Filippov #define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture 455*28b48a07SMax Filippov number: 1 == XEA1 (old) 456*28b48a07SMax Filippov 2 == XEA2 (new) 457*28b48a07SMax Filippov 0 == XEAX (extern) or TX */ 458*28b48a07SMax Filippov #define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */ 459*28b48a07SMax Filippov #define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */ 460*28b48a07SMax Filippov #define XCHAL_HAVE_XEAX 0 /* External Exception Arch. */ 461*28b48a07SMax Filippov #define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */ 462*28b48a07SMax Filippov #define XCHAL_HAVE_HALT 0 /* halt architecture option */ 463*28b48a07SMax Filippov #define XCHAL_HAVE_BOOTLOADER 0 /* boot loader (for TX) */ 464*28b48a07SMax Filippov #define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */ 465*28b48a07SMax Filippov #define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */ 466*28b48a07SMax Filippov #define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */ 467*28b48a07SMax Filippov #define XCHAL_VECBASE_RESET_VADDR 0x60000000 /* VECBASE reset value */ 468*28b48a07SMax Filippov #define XCHAL_VECBASE_RESET_PADDR 0x60000000 469*28b48a07SMax Filippov #define XCHAL_RESET_VECBASE_OVERLAP 0 470*28b48a07SMax Filippov 471*28b48a07SMax Filippov #define XCHAL_RESET_VECTOR0_VADDR 0x50000000 472*28b48a07SMax Filippov #define XCHAL_RESET_VECTOR0_PADDR 0x50000000 473*28b48a07SMax Filippov #define XCHAL_RESET_VECTOR1_VADDR 0x40000400 474*28b48a07SMax Filippov #define XCHAL_RESET_VECTOR1_PADDR 0x40000400 475*28b48a07SMax Filippov #define XCHAL_RESET_VECTOR_VADDR 0x50000000 476*28b48a07SMax Filippov #define XCHAL_RESET_VECTOR_PADDR 0x50000000 477*28b48a07SMax Filippov #define XCHAL_USER_VECOFS 0x00000340 478*28b48a07SMax Filippov #define XCHAL_USER_VECTOR_VADDR 0x60000340 479*28b48a07SMax Filippov #define XCHAL_USER_VECTOR_PADDR 0x60000340 480*28b48a07SMax Filippov #define XCHAL_KERNEL_VECOFS 0x00000300 481*28b48a07SMax Filippov #define XCHAL_KERNEL_VECTOR_VADDR 0x60000300 482*28b48a07SMax Filippov #define XCHAL_KERNEL_VECTOR_PADDR 0x60000300 483*28b48a07SMax Filippov #define XCHAL_DOUBLEEXC_VECOFS 0x000003C0 484*28b48a07SMax Filippov #define XCHAL_DOUBLEEXC_VECTOR_VADDR 0x600003C0 485*28b48a07SMax Filippov #define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x600003C0 486*28b48a07SMax Filippov #define XCHAL_WINDOW_OF4_VECOFS 0x00000000 487*28b48a07SMax Filippov #define XCHAL_WINDOW_UF4_VECOFS 0x00000040 488*28b48a07SMax Filippov #define XCHAL_WINDOW_OF8_VECOFS 0x00000080 489*28b48a07SMax Filippov #define XCHAL_WINDOW_UF8_VECOFS 0x000000C0 490*28b48a07SMax Filippov #define XCHAL_WINDOW_OF12_VECOFS 0x00000100 491*28b48a07SMax Filippov #define XCHAL_WINDOW_UF12_VECOFS 0x00000140 492*28b48a07SMax Filippov #define XCHAL_WINDOW_VECTORS_VADDR 0x60000000 493*28b48a07SMax Filippov #define XCHAL_WINDOW_VECTORS_PADDR 0x60000000 494*28b48a07SMax Filippov #define XCHAL_INTLEVEL2_VECOFS 0x00000180 495*28b48a07SMax Filippov #define XCHAL_INTLEVEL2_VECTOR_VADDR 0x60000180 496*28b48a07SMax Filippov #define XCHAL_INTLEVEL2_VECTOR_PADDR 0x60000180 497*28b48a07SMax Filippov #define XCHAL_INTLEVEL3_VECOFS 0x000001C0 498*28b48a07SMax Filippov #define XCHAL_INTLEVEL3_VECTOR_VADDR 0x600001C0 499*28b48a07SMax Filippov #define XCHAL_INTLEVEL3_VECTOR_PADDR 0x600001C0 500*28b48a07SMax Filippov #define XCHAL_INTLEVEL4_VECOFS 0x00000200 501*28b48a07SMax Filippov #define XCHAL_INTLEVEL4_VECTOR_VADDR 0x60000200 502*28b48a07SMax Filippov #define XCHAL_INTLEVEL4_VECTOR_PADDR 0x60000200 503*28b48a07SMax Filippov #define XCHAL_INTLEVEL5_VECOFS 0x00000240 504*28b48a07SMax Filippov #define XCHAL_INTLEVEL5_VECTOR_VADDR 0x60000240 505*28b48a07SMax Filippov #define XCHAL_INTLEVEL5_VECTOR_PADDR 0x60000240 506*28b48a07SMax Filippov #define XCHAL_INTLEVEL6_VECOFS 0x00000280 507*28b48a07SMax Filippov #define XCHAL_INTLEVEL6_VECTOR_VADDR 0x60000280 508*28b48a07SMax Filippov #define XCHAL_INTLEVEL6_VECTOR_PADDR 0x60000280 509*28b48a07SMax Filippov #define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL6_VECOFS 510*28b48a07SMax Filippov #define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL6_VECTOR_VADDR 511*28b48a07SMax Filippov #define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL6_VECTOR_PADDR 512*28b48a07SMax Filippov #define XCHAL_NMI_VECOFS 0x000002C0 513*28b48a07SMax Filippov #define XCHAL_NMI_VECTOR_VADDR 0x600002C0 514*28b48a07SMax Filippov #define XCHAL_NMI_VECTOR_PADDR 0x600002C0 515*28b48a07SMax Filippov #define XCHAL_INTLEVEL7_VECOFS XCHAL_NMI_VECOFS 516*28b48a07SMax Filippov #define XCHAL_INTLEVEL7_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR 517*28b48a07SMax Filippov #define XCHAL_INTLEVEL7_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR 518*28b48a07SMax Filippov 519*28b48a07SMax Filippov 520*28b48a07SMax Filippov /*---------------------------------------------------------------------- 521*28b48a07SMax Filippov DEBUG MODULE 522*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 523*28b48a07SMax Filippov 524*28b48a07SMax Filippov /* Misc */ 525*28b48a07SMax Filippov #define XCHAL_HAVE_DEBUG_ERI 1 /* ERI to debug module */ 526*28b48a07SMax Filippov #define XCHAL_HAVE_DEBUG_APB 0 /* APB to debug module */ 527*28b48a07SMax Filippov #define XCHAL_HAVE_DEBUG_JTAG 1 /* JTAG to debug module */ 528*28b48a07SMax Filippov 529*28b48a07SMax Filippov /* On-Chip Debug (OCD) */ 530*28b48a07SMax Filippov #define XCHAL_HAVE_OCD 1 /* OnChipDebug option */ 531*28b48a07SMax Filippov #define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */ 532*28b48a07SMax Filippov #define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */ 533*28b48a07SMax Filippov #define XCHAL_HAVE_OCD_DIR_ARRAY 0 /* faster OCD option (to LX4) */ 534*28b48a07SMax Filippov #define XCHAL_HAVE_OCD_LS32DDR 1 /* L32DDR/S32DDR (faster OCD) */ 535*28b48a07SMax Filippov 536*28b48a07SMax Filippov /* TRAX (in core) */ 537*28b48a07SMax Filippov #define XCHAL_HAVE_TRAX 1 /* TRAX in debug module */ 538*28b48a07SMax Filippov #define XCHAL_TRAX_MEM_SIZE 262144 /* TRAX memory size in bytes */ 539*28b48a07SMax Filippov #define XCHAL_TRAX_MEM_SHAREABLE 0 /* start/end regs; ready sig. */ 540*28b48a07SMax Filippov #define XCHAL_TRAX_ATB_WIDTH 0 /* ATB width (bits), 0=no ATB */ 541*28b48a07SMax Filippov #define XCHAL_TRAX_TIME_WIDTH 0 /* timestamp bitwidth, 0=none */ 542*28b48a07SMax Filippov 543*28b48a07SMax Filippov /* Perf counters */ 544*28b48a07SMax Filippov #define XCHAL_NUM_PERF_COUNTERS 0 /* performance counters */ 545*28b48a07SMax Filippov 546*28b48a07SMax Filippov 547*28b48a07SMax Filippov /*---------------------------------------------------------------------- 548*28b48a07SMax Filippov MMU 549*28b48a07SMax Filippov ----------------------------------------------------------------------*/ 550*28b48a07SMax Filippov 551*28b48a07SMax Filippov /* See core-matmap.h header file for more details. */ 552*28b48a07SMax Filippov 553*28b48a07SMax Filippov #define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */ 554*28b48a07SMax Filippov #define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */ 555*28b48a07SMax Filippov #define XCHAL_SPANNING_WAY 0 /* TLB spanning way number */ 556*28b48a07SMax Filippov #define XCHAL_HAVE_IDENTITY_MAP 1 /* vaddr == paddr always */ 557*28b48a07SMax Filippov #define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */ 558*28b48a07SMax Filippov #define XCHAL_HAVE_MIMIC_CACHEATTR 1 /* region protection */ 559*28b48a07SMax Filippov #define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */ 560*28b48a07SMax Filippov #define XCHAL_HAVE_PTP_MMU 0 /* full MMU (with page table 561*28b48a07SMax Filippov [autorefill] and protection) 562*28b48a07SMax Filippov usable for an MMU-based OS */ 563*28b48a07SMax Filippov /* If none of the above last 4 are set, it's a custom TLB configuration. */ 564*28b48a07SMax Filippov 565*28b48a07SMax Filippov #define XCHAL_MMU_ASID_BITS 0 /* number of bits in ASIDs */ 566*28b48a07SMax Filippov #define XCHAL_MMU_RINGS 1 /* number of rings (1..4) */ 567*28b48a07SMax Filippov #define XCHAL_MMU_RING_BITS 0 /* num of bits in RING field */ 568*28b48a07SMax Filippov 569*28b48a07SMax Filippov #endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */ 570*28b48a07SMax Filippov 571*28b48a07SMax Filippov 572*28b48a07SMax Filippov #endif /* _XTENSA_CORE_CONFIGURATION_H */ 573*28b48a07SMax Filippov 574