xref: /rk3399_rockchip-uboot/arch/x86/lib/pinctrl_ich6.c (revision 21342d4aed6c77a4aa7a5b2579b3c23e21aea31a)
17ac99be6SSimon Glass /*
27ac99be6SSimon Glass  * Copyright (C) 2016 Google, Inc
37ac99be6SSimon Glass  *
47ac99be6SSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
57ac99be6SSimon Glass  */
67ac99be6SSimon Glass 
77ac99be6SSimon Glass #include <common.h>
87ac99be6SSimon Glass #include <dm.h>
97ac99be6SSimon Glass #include <errno.h>
107ac99be6SSimon Glass #include <fdtdec.h>
117ac99be6SSimon Glass #include <pch.h>
127ac99be6SSimon Glass #include <pci.h>
137ac99be6SSimon Glass #include <asm/cpu.h>
147ac99be6SSimon Glass #include <asm/gpio.h>
157ac99be6SSimon Glass #include <asm/io.h>
167ac99be6SSimon Glass #include <asm/pci.h>
177ac99be6SSimon Glass #include <dm/pinctrl.h>
187ac99be6SSimon Glass 
197ac99be6SSimon Glass DECLARE_GLOBAL_DATA_PTR;
207ac99be6SSimon Glass 
217ac99be6SSimon Glass #define GPIO_USESEL_OFFSET(x)	(x)
227ac99be6SSimon Glass #define GPIO_IOSEL_OFFSET(x)	(x + 4)
237ac99be6SSimon Glass #define GPIO_LVL_OFFSET(x)	((x) ? (x) + 8 : 0xc)
247ac99be6SSimon Glass #define GPI_INV			0x2c
257ac99be6SSimon Glass 
267ac99be6SSimon Glass #define IOPAD_MODE_MASK			0x7
277ac99be6SSimon Glass #define IOPAD_PULL_ASSIGN_SHIFT		7
287ac99be6SSimon Glass #define IOPAD_PULL_ASSIGN_MASK		(0x3 << IOPAD_PULL_ASSIGN_SHIFT)
297ac99be6SSimon Glass #define IOPAD_PULL_STRENGTH_SHIFT	9
307ac99be6SSimon Glass #define IOPAD_PULL_STRENGTH_MASK	(0x3 << IOPAD_PULL_STRENGTH_SHIFT)
317ac99be6SSimon Glass 
ich6_pinctrl_set_value(uint16_t base,unsigned offset,int value)327ac99be6SSimon Glass static int ich6_pinctrl_set_value(uint16_t base, unsigned offset, int value)
337ac99be6SSimon Glass {
347ac99be6SSimon Glass 	if (value)
357ac99be6SSimon Glass 		setio_32(base, 1UL << offset);
367ac99be6SSimon Glass 	else
377ac99be6SSimon Glass 		clrio_32(base, 1UL << offset);
387ac99be6SSimon Glass 
397ac99be6SSimon Glass 	return 0;
407ac99be6SSimon Glass }
417ac99be6SSimon Glass 
ich6_pinctrl_set_function(uint16_t base,unsigned offset,int func)427ac99be6SSimon Glass static int ich6_pinctrl_set_function(uint16_t base, unsigned offset, int func)
437ac99be6SSimon Glass {
447ac99be6SSimon Glass 	if (func)
457ac99be6SSimon Glass 		setio_32(base, 1UL << offset);
467ac99be6SSimon Glass 	else
477ac99be6SSimon Glass 		clrio_32(base, 1UL << offset);
487ac99be6SSimon Glass 
497ac99be6SSimon Glass 	return 0;
507ac99be6SSimon Glass }
517ac99be6SSimon Glass 
ich6_pinctrl_set_direction(uint16_t base,unsigned offset,int dir)527ac99be6SSimon Glass static int ich6_pinctrl_set_direction(uint16_t base, unsigned offset, int dir)
537ac99be6SSimon Glass {
547ac99be6SSimon Glass 	if (!dir)
557ac99be6SSimon Glass 		setio_32(base, 1UL << offset);
567ac99be6SSimon Glass 	else
577ac99be6SSimon Glass 		clrio_32(base, 1UL << offset);
587ac99be6SSimon Glass 
597ac99be6SSimon Glass 	return 0;
607ac99be6SSimon Glass }
617ac99be6SSimon Glass 
ich6_pinctrl_cfg_pin(s32 gpiobase,s32 iobase,int pin_node)627ac99be6SSimon Glass static int ich6_pinctrl_cfg_pin(s32 gpiobase, s32 iobase, int pin_node)
637ac99be6SSimon Glass {
647ac99be6SSimon Glass 	bool is_gpio, invert;
657ac99be6SSimon Glass 	u32 gpio_offset[2];
667ac99be6SSimon Glass 	int pad_offset;
677ac99be6SSimon Glass 	int dir, val;
687ac99be6SSimon Glass 	int ret;
697ac99be6SSimon Glass 
707ac99be6SSimon Glass 	/*
717ac99be6SSimon Glass 	 * GPIO node is not mandatory, so we only do the pinmuxing if the
727ac99be6SSimon Glass 	 * node exists.
737ac99be6SSimon Glass 	 */
747ac99be6SSimon Glass 	ret = fdtdec_get_int_array(gd->fdt_blob, pin_node, "gpio-offset",
757ac99be6SSimon Glass 				   gpio_offset, 2);
767ac99be6SSimon Glass 	if (!ret) {
777ac99be6SSimon Glass 		/* Do we want to force the GPIO mode? */
787ac99be6SSimon Glass 		is_gpio = fdtdec_get_bool(gd->fdt_blob, pin_node, "mode-gpio");
797ac99be6SSimon Glass 		if (is_gpio)
807ac99be6SSimon Glass 			ich6_pinctrl_set_function(GPIO_USESEL_OFFSET(gpiobase) +
817ac99be6SSimon Glass 						gpio_offset[0], gpio_offset[1],
827ac99be6SSimon Glass 						1);
837ac99be6SSimon Glass 
847ac99be6SSimon Glass 		dir = fdtdec_get_int(gd->fdt_blob, pin_node, "direction", -1);
857ac99be6SSimon Glass 		if (dir != -1)
867ac99be6SSimon Glass 			ich6_pinctrl_set_direction(GPIO_IOSEL_OFFSET(gpiobase) +
877ac99be6SSimon Glass 						 gpio_offset[0], gpio_offset[1],
887ac99be6SSimon Glass 						 dir);
897ac99be6SSimon Glass 
907ac99be6SSimon Glass 		val = fdtdec_get_int(gd->fdt_blob, pin_node, "output-value",
917ac99be6SSimon Glass 				     -1);
927ac99be6SSimon Glass 		if (val != -1)
937ac99be6SSimon Glass 			ich6_pinctrl_set_value(GPIO_LVL_OFFSET(gpiobase) +
947ac99be6SSimon Glass 					     gpio_offset[0], gpio_offset[1],
957ac99be6SSimon Glass 					     val);
967ac99be6SSimon Glass 
977ac99be6SSimon Glass 		invert = fdtdec_get_bool(gd->fdt_blob, pin_node, "invert");
987ac99be6SSimon Glass 		if (invert)
997ac99be6SSimon Glass 			setio_32(gpiobase + GPI_INV, 1 << gpio_offset[1]);
1007ac99be6SSimon Glass 		debug("gpio %#x bit %d, is_gpio %d, dir %d, val %d, invert %d\n",
1017ac99be6SSimon Glass 		      gpio_offset[0], gpio_offset[1], is_gpio, dir, val,
1027ac99be6SSimon Glass 		      invert);
1037ac99be6SSimon Glass 	}
1047ac99be6SSimon Glass 
1057ac99be6SSimon Glass 	/* if iobase is present, let's configure the pad */
1067ac99be6SSimon Glass 	if (iobase != -1) {
107113e7559SSimon Glass 		ulong iobase_addr;
1087ac99be6SSimon Glass 
1097ac99be6SSimon Glass 		/*
1107ac99be6SSimon Glass 		 * The offset for the same pin for the IOBASE and GPIOBASE are
1117ac99be6SSimon Glass 		 * different, so instead of maintaining a lookup table,
1127ac99be6SSimon Glass 		 * the device tree should provide directly the correct
1137ac99be6SSimon Glass 		 * value for both mapping.
1147ac99be6SSimon Glass 		 */
1157ac99be6SSimon Glass 		pad_offset = fdtdec_get_int(gd->fdt_blob, pin_node,
1167ac99be6SSimon Glass 					    "pad-offset", -1);
1177ac99be6SSimon Glass 		if (pad_offset == -1)
1187ac99be6SSimon Glass 			return 0;
1197ac99be6SSimon Glass 
1207ac99be6SSimon Glass 		/* compute the absolute pad address */
1217ac99be6SSimon Glass 		iobase_addr = iobase + pad_offset;
1227ac99be6SSimon Glass 
1237ac99be6SSimon Glass 		/*
1247ac99be6SSimon Glass 		 * Do we need to set a specific function mode?
1257ac99be6SSimon Glass 		 * If someone put also 'mode-gpio', this option will
1267ac99be6SSimon Glass 		 * be just ignored by the controller
1277ac99be6SSimon Glass 		 */
1287ac99be6SSimon Glass 		val = fdtdec_get_int(gd->fdt_blob, pin_node, "mode-func", -1);
1297ac99be6SSimon Glass 		if (val != -1)
1307ac99be6SSimon Glass 			clrsetbits_le32(iobase_addr, IOPAD_MODE_MASK, val);
1317ac99be6SSimon Glass 
1327ac99be6SSimon Glass 		/* Configure the pull-up/down if needed */
1337ac99be6SSimon Glass 		val = fdtdec_get_int(gd->fdt_blob, pin_node, "pull-assign", -1);
1347ac99be6SSimon Glass 		if (val != -1)
1357ac99be6SSimon Glass 			clrsetbits_le32(iobase_addr,
1367ac99be6SSimon Glass 					IOPAD_PULL_ASSIGN_MASK,
1377ac99be6SSimon Glass 					val << IOPAD_PULL_ASSIGN_SHIFT);
1387ac99be6SSimon Glass 
1397ac99be6SSimon Glass 		val = fdtdec_get_int(gd->fdt_blob, pin_node, "pull-strength",
1407ac99be6SSimon Glass 				     -1);
1417ac99be6SSimon Glass 		if (val != -1)
1427ac99be6SSimon Glass 			clrsetbits_le32(iobase_addr,
1437ac99be6SSimon Glass 					IOPAD_PULL_STRENGTH_MASK,
1447ac99be6SSimon Glass 					val << IOPAD_PULL_STRENGTH_SHIFT);
1457ac99be6SSimon Glass 
1467ac99be6SSimon Glass 		debug("%s: pad cfg [0x%x]: %08x\n", __func__, pad_offset,
1477ac99be6SSimon Glass 		      readl(iobase_addr));
1487ac99be6SSimon Glass 	}
1497ac99be6SSimon Glass 
1507ac99be6SSimon Glass 	return 0;
1517ac99be6SSimon Glass }
1527ac99be6SSimon Glass 
ich6_pinctrl_probe(struct udevice * dev)1537ac99be6SSimon Glass static int ich6_pinctrl_probe(struct udevice *dev)
1547ac99be6SSimon Glass {
1557ac99be6SSimon Glass 	struct udevice *pch;
1567ac99be6SSimon Glass 	int pin_node;
1577ac99be6SSimon Glass 	int ret;
1587ac99be6SSimon Glass 	u32 gpiobase;
1597ac99be6SSimon Glass 	u32 iobase = -1;
1607ac99be6SSimon Glass 
1617ac99be6SSimon Glass 	debug("%s: start\n", __func__);
1627ac99be6SSimon Glass 	ret = uclass_first_device(UCLASS_PCH, &pch);
1637ac99be6SSimon Glass 	if (ret)
1647ac99be6SSimon Glass 		return ret;
1657ac99be6SSimon Glass 	if (!pch)
1667ac99be6SSimon Glass 		return -ENODEV;
1677ac99be6SSimon Glass 
1687ac99be6SSimon Glass 	/*
1697ac99be6SSimon Glass 	 * Get the memory/io base address to configure every pins.
1707ac99be6SSimon Glass 	 * IOBASE is used to configure the mode/pads
1717ac99be6SSimon Glass 	 * GPIOBASE is used to configure the direction and default value
1727ac99be6SSimon Glass 	 */
1737ac99be6SSimon Glass 	ret = pch_get_gpio_base(pch, &gpiobase);
1747ac99be6SSimon Glass 	if (ret) {
1757ac99be6SSimon Glass 		debug("%s: invalid GPIOBASE address (%08x)\n", __func__,
1767ac99be6SSimon Glass 		      gpiobase);
1777ac99be6SSimon Glass 		return -EINVAL;
1787ac99be6SSimon Glass 	}
1797ac99be6SSimon Glass 
1807ac99be6SSimon Glass 	/*
1817ac99be6SSimon Glass 	 * Get the IOBASE, this is not mandatory as this is not
1827ac99be6SSimon Glass 	 * supported by all the CPU
1837ac99be6SSimon Glass 	 */
1847ac99be6SSimon Glass 	ret = pch_get_io_base(pch, &iobase);
1857ac99be6SSimon Glass 	if (ret && ret != -ENOSYS) {
1867ac99be6SSimon Glass 		debug("%s: invalid IOBASE address (%08x)\n", __func__, iobase);
1877ac99be6SSimon Glass 		return -EINVAL;
1887ac99be6SSimon Glass 	}
1897ac99be6SSimon Glass 
190*e160f7d4SSimon Glass 	for (pin_node = fdt_first_subnode(gd->fdt_blob, dev_of_offset(dev));
1917ac99be6SSimon Glass 	     pin_node > 0;
1927ac99be6SSimon Glass 	     pin_node = fdt_next_subnode(gd->fdt_blob, pin_node)) {
1937ac99be6SSimon Glass 		/* Configure the pin */
1947ac99be6SSimon Glass 		ret = ich6_pinctrl_cfg_pin(gpiobase, iobase, pin_node);
1957ac99be6SSimon Glass 		if (ret != 0) {
1967ac99be6SSimon Glass 			debug("%s: invalid configuration for the pin %d\n",
1977ac99be6SSimon Glass 			      __func__, pin_node);
1987ac99be6SSimon Glass 			return ret;
1997ac99be6SSimon Glass 		}
2007ac99be6SSimon Glass 	}
2017ac99be6SSimon Glass 	debug("%s: done\n", __func__);
2027ac99be6SSimon Glass 
2037ac99be6SSimon Glass 	return 0;
2047ac99be6SSimon Glass }
2057ac99be6SSimon Glass 
2067ac99be6SSimon Glass static const struct udevice_id ich6_pinctrl_match[] = {
2077ac99be6SSimon Glass 	{ .compatible = "intel,x86-pinctrl", .data = X86_SYSCON_PINCONF },
2087ac99be6SSimon Glass 	{ /* sentinel */ }
2097ac99be6SSimon Glass };
2107ac99be6SSimon Glass 
2117ac99be6SSimon Glass U_BOOT_DRIVER(ich6_pinctrl) = {
2127ac99be6SSimon Glass 	.name = "ich6_pinctrl",
2137ac99be6SSimon Glass 	.id = UCLASS_SYSCON,
2147ac99be6SSimon Glass 	.of_match = ich6_pinctrl_match,
2157ac99be6SSimon Glass 	.probe = ich6_pinctrl_probe,
2167ac99be6SSimon Glass };
217